## CPU12

Reference Manual

## M68HC12 \& HCS12 Microcontrollers

CPU12RM/AD
Rev. 3, 5/2002

WWW.MOTOROLA.COM/SEMICONDUCTORS

## CPU12

## Reference Manual

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

Motorola and the stylized M logo are registered trademarks of Motorola, Inc.

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:
http://www.motorola.com/mcu/
The following revision history table summarizes changes contained in this document.

Revision History

| Date | Revision <br> Level | Description | Page <br> Number(s) |
| :---: | :---: | :--- | :---: |
| April, 2002 | 3.0 | Incorporated information covering HCS12 Family of 16-bit MCUs <br> throughout the book. | Throughout |

## List of Sections

Section 1. Introduction ..... 21
Section 2. Overview ..... 27
Section 3. Addressing Modes ..... 37
Section 4. Instruction Queue ..... 55
Section 5. Instruction Set Overview ..... 63
Section 6. Instruction Glossary ..... 97
Section 7. Exception Processing ..... 321
Section 8. Development and Debug Support ..... 333
Section 9. Fuzzy Logic Support ..... 359
Section 10. Memory Expansion ..... 399
Appendix A. Instruction Reference ..... 411
Appendix B. M68HC11 to CPU12 Upgrade Path. ..... 445
Appendix C. High-Level Language Support ..... 469

## Table of Contents

## Section 1. Introduction

1.1 Contents ..... 21
1.2 Introduction ..... 21
1.3 Features ..... 21
1.4 Symbols and Notation. ..... 22
1.4.1 Abbreviations for System Resources ..... 22
1.4.2 Memory and Addressing ..... 23
1.4.3 Operators ..... 24
1.4.4 Definitions ..... 25
Section 2. Overview
2.1 Contents ..... 27
2.2 Introduction ..... 27
2.3 Programming Model ..... 28
2.3.1 Accumulators ..... 29
2.3.2 Index Registers ..... 29
2.3.3 Stack Pointer ..... 29
2.3.4 Program Counter ..... 30
2.3.5 Condition Code Register ..... 30
2.3.5.1 S Control Bit. ..... 31
2.3.5.2 X Mask Bit ..... 32
2.3.5.3 H Status Bit ..... 32
2.3.5.4 I Mask Bit ..... 33
2.3.5.5 N Status Bit ..... 33
2.3.5.6 Z Status Bit. ..... 33
2.3.5.7 V Status Bit ..... 34
2.3.5.8 C Status Bit ..... 34
2.4 Data Types ..... 34
2.5 Memory Organization ..... 35
2.6 Instruction Queue ..... 35

## Section 3. Addressing Modes

3.1 Contents ..... 37
3.2 Introduction ..... 37
3.3 Mode Summary ..... 38
3.4 Effective Address ..... 39
3.5 Inherent Addressing Mode ..... 39
3.6 Immediate Addressing Mode ..... 39
3.7 Direct Addressing Mode ..... 40
3.8 Extended Addressing Mode ..... 41
3.9 Relative Addressing Mode ..... 41
3.10 Indexed Addressing Modes ..... 43
3.10.1 5-Bit Constant Offset Indexed Addressing ..... 45
3.10.2 9-Bit Constant Offset Indexed Addressing ..... 46
3.10.3 16-Bit Constant Offset Indexed Addressing ..... 46
3.10.4 16-Bit Constant Indirect Indexed Addressing ..... 47
3.10.5 Auto Pre/Post Decrement/Increment Indexed Addressing. ..... 47
3.10.6 Accumulator Offset Indexed Addressing ..... 49
3.10.7 Accumulator D Indirect Indexed Addressing ..... 49
3.11 Instructions Using Multiple Modes ..... 50
3.11.1 Move Instructions ..... 50
3.11.2 Bit Manipulation Instructions ..... 52
3.12 Addressing More than 64 Kbytes ..... 52
Section 4. Instruction Queue
4.1 Contents ..... 55
4.2 Introduction ..... 55
4.3 Queue Description ..... 56
4.3.1 Original M68HC12 Queue Implementation ..... 57
4.3.2 HCS12 Queue Implementation ..... 57
4.4 Data Movement in the Queue ..... 57
4.4.1 No Movement ..... 57
4.4.2 Latch Data from Bus (Applies Only to the M68HC12 Queue Implementation) ..... 58
4.4.3 Advance and Load from Data Bus ..... 58
4.4.4 Advance and Load from Buffer (Applies Only to M68HC12 Queue Implementation) ..... 58
4.5 Changes in Execution Flow ..... 58
4.5.1 Exceptions ..... 59
4.5.2 Subroutines ..... 59
4.5.3 Branches ..... 60
4.5.3.1 Short Branches ..... 61
4.5.3.2 Long Branches ..... 61
4.5.3.3 Bit Condition Branches ..... 62
4.5.3.4 Loop Primitives ..... 62
4.5.4 Jumps ..... 62
Section 5. Instruction Set Overview
5.1 Contents ..... 63
5.2 Introduction ..... 64
5.3 Instruction Set Description ..... 65
5.4 Load and Store Instructions ..... 66
5.5 Transfer and Exchange Instructions ..... 67
5.6 Move Instructions ..... 68
5.7 Addition and Subtraction Instructions ..... 69
5.8 Binary-Coded Decimal Instructions ..... 70
5.9 Decrement and Increment Instructions ..... 71
5.10 Compare and Test Instructions. ..... 72
5.11 Boolean Logic Instructions ..... 73
5.12 Clear, Complement, and Negate Instructions ..... 74
5.13 Multiplication and Division Instructions ..... 75
5.14 Bit Test and Manipulation Instructions ..... 76
5.15 Shift and Rotate Instructions ..... 77
5.16 Fuzzy Logic Instructions ..... 78
5.16.1 Fuzzy Logic Membership Instruction ..... 78
5.16.2 Fuzzy Logic Rule Evaluation Instructions. ..... 78
5.16.3 Fuzzy Logic Averaging Instruction ..... 79
5.17 Maximum and Minimum Instructions ..... 81
5.18 Multiply and Accumulate Instruction ..... 82
5.19 Table Interpolation Instructions ..... 82
5.20 Branch Instructions ..... 83
5.20.1 Short Branch Instructions ..... 84
5.20.2 Long Branch Instructions ..... 85
5.20.3 Bit Condition Branch Instructions ..... 86
5.21 Loop Primitive Instructions ..... 87
5.22 Jump and Subroutine Instructions ..... 88
5.23 Interrupt Instructions ..... 89
5.24 Index Manipulation Instructions ..... 91
5.25 Stacking Instructions ..... 92
5.26 Pointer and Index Calculation Instructions ..... 93
5.27 Condition Code Instructions ..... 94
5.28 Stop and Wait Instructions ..... 95
5.29 Background Mode and Null Operations ..... 96
Section 6. Instruction Glossary
6.1 Contents ..... 97
6.2 Introduction ..... 97
6.3 Glossary Information ..... 98
6.4 Condition Code Changes ..... 99
6.5 Object Code Notation ..... 100
6.6 Source Forms ..... 101
6.7 Cycle-by-Cycle Execution ..... 104
6.8 Glossary ..... 109
Section 7. Exception Processing
7.1 Contents ..... 321
7.2 Introduction ..... 321
7.3 Types of Exceptions ..... 322
7.4 Exception Priority ..... 323
7.5 Resets ..... 324
7.5.1 Power-On Reset ..... 325
7.5.2 External Reset ..... 325
7.5.3 COP Reset ..... 325
7.5.4 Clock Monitor Reset ..... 325
7.6 Interrupts ..... 326
7.6.1 Non-Maskable Interrupt Request (XIRQ) ..... 326
7.6.2 Maskable Interrupts ..... 327
7.6.3 Interrupt Recognition ..... 327
7.6.4 External Interrupts ..... 328
7.6.5 Return-from-Interrupt Instruction (RTI) ..... 328
7.7 Unimplemented Opcode Trap ..... 329
7.8 Software Interrupt Instruction (SWI) ..... 329
7.9 Exception Processing Flow ..... 329
7.9.1 Vector Fetch ..... 331
7.9.2 Reset Exception Processing ..... 331
7.9.3 Interrupt and Unimplemented Opcode Trap Exception Processing ..... 331
Section 8. Development and Debug Support
8.1 Contents ..... 333
8.2 Introduction ..... 334
8.3 Background Debug Mode ..... 334
8.3.1 Enabling BDM ..... 335
8.3.2 BDM Serial Interface ..... 336
8.3.3 BDM Commands ..... 338
8.3.4 BDM Registers ..... 341
8.4 Breakpoints ..... 342
8.4.1 Breakpoint Type ..... 343
8.4.2 Breakpoint Operation ..... 343
8.5 External Reconstruction of the Queue ..... 344
8.6 Instruction Queue Status Signals ..... 345
8.6.1 HCS12 Timing Detail ..... 345
8.6.2 M68HC12 Timing Detail ..... 346
8.6.3 Null (Code 0:0) ..... 347
8.6.4 LAT — Latch Data from Bus (Code 0:1) ..... 347
8.6.5 ALD - Advance and Load from Data Bus (Code 1:0) ..... 348
8.6.6 ALL - Advance and Load from Latch (Code 1:1) ..... 348
8.6.7 INT — Interrupt Sequence Start (Code 0:1) ..... 348
8.6.8 SEV - Start Instruction on Even Address (Code 1:0) ..... 348
8.6.9 SOD - Start Instruction on Odd Address (Code 1:1) ..... 348
8.7 Queue Reconstruction (for HCS12) ..... 349
8.7.1 Queue Reconstruction Registers (for HCS12) ..... 350
8.7.1.1 fetch_add Register. ..... 350
8.7.1.2 st1_add, st1_dat Registers ..... 350
8.7.1.3 st2_add, st2_dat Registers ..... 350
8.7.1.4 st3_add, st3_dat Registers ..... 350
8.7.2 Reconstruction Algorithm (for HCS12) ..... 350
8.8 Queue Reconstruction (for M68HC12) ..... 352
8.8.1 Queue Reconstruction Registers (for M68HC12) ..... 353
8.8.1.1 in_add, in_dat Registers ..... 353
8.8.1.2 fetch_add, fetch_dat Registers ..... 353
8.8.1.3 st1_add, st1_dat Registers ..... 353
8.8.1.4 st2_add, st2_dat Registers ..... 353
8.8.2 Reconstruction Algorithm (for M68HC12) ..... 353
8.8.2.1 LAT Decoding ..... 354
8.8.2.2 ALD Decoding ..... 355
8.8.2.3 ALL Decoding. ..... 355
8.9 Instruction Tagging ..... 356
Section 9. Fuzzy Logic Support
9.1 Contents ..... 359
9.2 Introduction ..... 360
9.3 Fuzzy Logic Basics ..... 361
9.3.1 Fuzzification (MEM) ..... 363
9.3.2 Rule Evaluation (REV and REVW) ..... 365
9.3.3 Defuzzification (WAV) ..... 367
9.4 Example Inference Kernel ..... 368
9.5 MEM Instruction Details ..... 370
9.5.1 Membership Function Definitions ..... 370
9.5.2 Abnormal Membership Function Definitions ..... 372
9.5.2.1 Abnormal Membership Function Case 1 ..... 374
9.5.2.2 Abnormal Membership Function Case 2 ..... 375
9.5.2.3 Abnormal Membership Function Case 3 ..... 375
9.6 REV and REVW Instruction Details ..... 376
9.6.1 Unweighted Rule Evaluation (REV) ..... 376
9.6.1.1 Set Up Prior to Executing REV ..... 376
9.6.1.2 Interrupt Details ..... 378
9.6.1.3 Cycle-by-Cycle Details for REV ..... 378
9.6.2 Weighted Rule Evaluation (REVW) ..... 382
9.6.2.1 Set Up Prior to Executing REVW ..... 382
9.6.2.2 Interrupt Details ..... 384
9.6.2.3 Cycle-by-Cycle Details for REVW ..... 384
9.7 WAV Instruction Details ..... 387
9.7.1 Set Up Prior to Executing WAV ..... 388
9.7.2 WAV Interrupt Details. ..... 388
9.7.3 Cycle-by-Cycle Details for WAV and wavr ..... 389
9.8 Custom Fuzzy Logic Programming ..... 393
9.8.1 Fuzzification Variations ..... 393
9.8.2 Rule Evaluation Variations ..... 396
9.8.3 Defuzzification Variations ..... 397
Section 10. Memory Expansion
10.1 Contents ..... 399
10.2 Introduction ..... 400
10.3 Expansion System Description ..... 400
10.4 CALL and Return from Call Instructions ..... 402
10.5 Address Lines for Expansion Memory ..... 405
10.6 Overlay Window Controls ..... 406
10.7 Using Chip-Select Circuits (Only Applies to M68HC12 Family) ..... 406
10.7.1 Program Memory Expansion Chip-Select Controls ..... 407
10.7.1.1 CSP1E Control Bit ..... 407
10.7.1.2 CSPOE Control Bit ..... 407
10.7.1.3 CSP1FL Control Bit ..... 407
10.7.1.4 CSPA21 Control Bit ..... 407
10.7.1.5 STRPOA:STRPOB Control Field ..... 408
10.7.1.6 STRP1A:STRP1B Control Field ..... 408
10.7.2 Data Expansion Chip Select Controls ..... 408
10.7.2.1 CSDE Control Bit ..... 408
10.7.2.2 CSDHF Control Bit ..... 409
10.7.2.3 STRDA:STRDB Control Field ..... 409
10.7.3 Extra Expansion Chip Select Controls ..... 409
10.7.3.1 CSEE Control Bit ..... 409
10.7.3.2 CSEEP Control Bit ..... 409
10.7.3.3 STREA:STREB Control Field ..... 409
10.8 System Notes ..... 410
Appendix A. Instruction Reference
A. 1 Contents ..... 411
A. 2 Introduction ..... 411
A. 3 Stack and Memory Layout ..... 413
A. 4 Interrupt Vector Locations. ..... 413
A. 5 Notation Used in Instruction Set Summary ..... 414
A. 6 Memory Expansion ..... 438
A. 7 Hexadecimal to Decimal Conversion ..... 443
A. 8 Decimal to Hexadecimal Conversion ..... 443
Appendix B. M68HC11 to CPU12 Upgrade Path
B. 1 Contents ..... 445
B. 2 Introduction ..... 446
B. 3 CPU12 Design Goals ..... 446
B. 4 Source Code Compatibility ..... 446
B. 5 Programmer's Model and Stacking ..... 449
B. 6 True 16-Bit Architecture ..... 449
B.6.1 Bus Structures ..... 450
B.6.2 Instruction Queue ..... 450
B.6.3 Stack Function ..... 452
B. 7 Improved Indexing ..... 453
B.7.1 Constant Offset Indexing ..... 454
B.7.2 Auto-Increment Indexing ..... 455
B.7.3 Accumulator Offset Indexing ..... 456
B.7.4 Indirect Indexing ..... 457
B. 8 Improved Performance ..... 457
B.8.1 Reduced Cycle Counts ..... 458
B.8.2 Fast Math ..... 458
B.8.3 Code Size Reduction ..... 459
B. 9 Additional Functions ..... 461
B.9.1 Memory-to-Memory Moves ..... 463
B.9.2 Universal Transfer and Exchange ..... 464
B.9.3 Loop Construct ..... 464
B.9.4 Long Branches ..... 464
B.9.5 Minimum and Maximum Instructions ..... 465
B.9.6 Fuzzy Logic Support. ..... 466
B.9.7 Table Lookup and Interpolation ..... 466
B.9.8 Extended Bit Manipulation ..... 467
B.9.9 Push and Pull D and CCR ..... 467
B.9.10 Compare SP ..... 467
B.9.11 Support for Memory Expansion ..... 467
Appendix C. High-Level Language Support
C. 1 Contents ..... 469
C. 2 Introduction ..... 469
C. 3 Data Types ..... 470
C. 4 Parameters and Variables ..... 470
C.4.1 Register Pushes and Pulls ..... 471
C.4.2 Allocating and Deallocating Stack Space ..... 471
C.4.3 Frame Pointer ..... 472
C. 5 Increment and Decrement Operators ..... 473
C. 6 Higher Math Functions ..... 473
C. 7 Conditional If Constructs. ..... 474
C. 8 Case and Switch Statements ..... 474
C. 9 Pointers ..... 474
C. 10 Function Calls ..... 475
C. 11 Instruction Set Orthogonality ..... 476

Table of Contents

## List of Figures

Figure Title Page
2-1 Programming Model ..... 28
6-1 Example Glossary Page ..... 98
7-1 Exception Processing Flow Diagram ..... 330
8-1 BDM Host to Target Serial Bit Timing ..... 336
8-2 BDM Target to Host Serial Bit Timing (Logic 1) ..... 337
8-3 BDM Target to Host Serial Bit Timing (Logic 0) ..... 338
8-4 BDM Status Register (STATUS). ..... 341
8-5 Queue Status Signal Timing (HCS12) ..... 345
8-6 Queue Status Signal Timing (M68HC12) ..... 346
8-7 Reset Sequence for HCS12 ..... 351
8-8 Reset Sequence for M68HC12 ..... 355
8-9 Tag Input Timing ..... 356
9-1 Block Diagram of a Fuzzy Logic System ..... 362
9-2 Fuzzification Using Membership Functions ..... 364
9-3 Fuzzy Inference Engine ..... 368
9-4 Defining a Normal Membership Function ..... 371
9-5 MEM Instruction Flow Diagram ..... 373
9-6 Abnormal Membership Function Case 1 ..... 374
9-7 Abnormal Membership Function Case 2 ..... 375
9-8 Abnormal Membership Function Case 3 ..... 375
9-9 REV Instruction Flow Diagram ..... 379
9-10 REVW Instruction Flow Diagram ..... 386
9-11 WAV and wavr Instruction Flow Diagram (for HCS12) ..... 391
9-12 WAV and wavr Instruction Flow Diagram (for M68HC12) ..... 392FigureTitlePage
9-13 Endpoint Table Handling ..... 395
A-1 Programming Model ..... 412
A-2 Memory Mapping in 1-Megabyte Map (HCS12) ..... 440
A-3 Memory Mapping in 4-Megabyte Map (M68HC12). ..... 441

## List of Tables

Table Title Page
3-1 M68HC12 Addressing Mode Summary ..... 38
3-2 Summary of Indexed Operations ..... 44
3-3 PC Offsets for MOVE Instructions (M68HC12 Only) ..... 51
5-1 Load and Store Instructions ..... 66
5-2 Transfer and Exchange Instructions ..... 67
5-3 Move Instructions ..... 68
5-4 Addition and Subtraction Instructions ..... 69
5-5 BCD Instructions ..... 70
5-6 Decrement and Increment Instructions. ..... 71
5-7 Compare and Test Instructions ..... 72
5-8 Boolean Logic Instructions ..... 73
5-9 Clear, Complement, and Negate Instructions ..... 74
5-10 Multiplication and Division Instructions ..... 75
5-11 Bit Test and Manipulation Instructions ..... 76
5-12 Shift and Rotate Instructions ..... 77
5-13 Fuzzy Logic Instructions ..... 79
5-14 Minimum and Maximum Instructions ..... 81
5-15 Multiply and Accumulate Instructions ..... 82
5-16 Table Interpolation Instructions ..... 83
5-17 Short Branch Instructions ..... 84
5-18 Long Branch Instructions ..... 85
5-19 Bit Condition Branch Instructions ..... 86
5-20 Loop Primitive Instructions ..... 87
5-21 Jump and Subroutine Instructions ..... 89
5-22 Interrupt Instructions ..... 90
5-23 Index Manipulation Instructions ..... 91
5-24 Stacking Instructions ..... 92
5-25 Pointer and Index Calculation Instructions ..... 93
5-26 Condition Code Instructions ..... 94
5-27 Stop and Wait Instructions ..... 95
5-28 Background Mode and Null Operation Instructions ..... 96
7-1 CPU12 Exception Vector Map ..... 322
7-2 Stacking Order on Entry to Interrupts ..... 327
8-1 BDM Commands Implemented in Hardware ..... 339
8-2 BDM Firmware Commands ..... 340
8-3 BDM Register Mapping ..... 341
8-4 IPIPE1 and IPIPE0 Decoding (HCS12 and M68HC12) ..... 347
8-5 Tag Pin Function ..... 356
10-1 Mapping Precedence ..... 402
A-1 Instruction Set Summary ..... 418
A-2 CPU12 Opcode Map ..... 432
A-3 Indexed Addressing Mode Postbyte Encoding (xb) ..... 434
A-4 Indexed Addressing Mode Summary ..... 435
A-5 Transfer and Exchange Postbyte Encoding ..... 436
A-6 Loop Primitive Postbyte Encoding (Ib) ..... 437
A-7 Branch/Complementary Branch ..... 437
A-8 Hexadecimal to ASCII Conversion ..... 442
A-9 Hexadecimal to/from Decimal Conversion ..... 443
B-1 Translated M68HC11 Mnemonics ..... 447
B-2 Instructions with Smaller Object Code ..... 448
B-3 Comparison of Math Instruction Speeds ..... 459
B-4 New M68HC12 Instructions ..... 461

## Section 1. Introduction

### 1.1 Contents

### 1.2 Introduction

This manual describes the features and operation of the core (central processing unit, or CPU, and development support functions) used in all M 68 HC 12 and HCS12 microcontrollers.

### 1.3 Features

The CPU12 is a high-speed, 16-bit processing unit that has a programming model identical to that of the industry standard M 68 HC 11 central processor unit (CPU). The CPU12 instruction set is a proper superset of the M68HC11 instruction set, and M68HC11 source code is accepted by CPU12 assemblers with no changes.

- Full 16-bit data paths supports efficient arithmetic operation and high-speed math execution
- Supports instructions with odd byte counts, including many single-byte instructions. This allows much more efficient use of ROM space.


## Introduction

- An instruction queue buffers program information so the CPU has immediate access to at least three bytes of machine code at the start of every instruction.
- Extensive set of indexed addressing capabilities, including:
- Using the stack pointer as an indexing register in all indexed operations
- Using the program counter as an indexing register in all but auto increment/decrement mode
- Accumulator offsets using A, B, or D accumulators
- Automatic index predecrement, preincrement, postdecrement, and postincrement (by -8 to +8 )


### 1.4 Symbols and Notation

The symbols and notation shown here are used throughout the manual. More specialized notation that applies only to the instruction glossary or instruction set summary are described at the beginning of those sections.

### 1.4.1 Abbreviations for System Resources

A - Accumulator A
B - Accumulator B
D - Double accumulator D (A:B)
X - Index register $X$
Y - Index register Y
SP — Stack pointer
PC - Program counter
CCR - Condition code register
S - STOP instruction control bit
X — Non-maskable interrupt control bit
H - Half-carry status bit
I — Maskable interrupt control bit
N - Negative status bit
Z - Zero status bit
V - Two's complement overflow status bit
C - Carry/Borrow status bit

### 1.4.2 Memory and Addressing

| M | - 8-bit memory location pointed to by the effective address of the instruction |
| :---: | :---: |
| $\mathrm{M}: \mathrm{M}+1$ | - 16-bit memory location. Consists of the contents of the location pointed to by the effective address concatenated with the contents of the location at the next higher memory address. The most significant byte is at location M . |
| $\begin{aligned} & M \sim M+3 \\ & M_{(Y)} \sim M_{(Y+3)} \end{aligned}$ | - 32-bit memory location. Consists of the contents of the effective address of the instruction concatenated with the contents of the next three higher memory locations. The most significant byte is at location M or $\mathrm{M}_{(\mathrm{Y})}$. |
| $\mathrm{M}_{(\mathrm{X})}$ | - Memory locations pointed to by index register X |
| $M_{(S P)}$ | - Memory locations pointed to by the stack pointer |
| $\mathrm{M}_{(\mathrm{Y}+3)}$ | - Memory locations pointed to by index register Y plus 3 |
| PPAGE | - Program overlay page (bank) number for extended memory (>64 Kbytes). |
| Page | - Program overlay page |
| $\mathrm{X}_{\mathrm{H}}$ | - High-order byte |
| $\mathrm{X}_{\mathrm{L}}$ | - Low-order byte |
| ( ) | - Content of register or memory location |
| \$ | - Hexadecimal value |
| \% | - Binary value |

## Introduction

### 1.4.3 Operators

+     - Addition
-     - Subtraction
-     - Logical AND
+     - Logical OR (inclusive)
$\oplus$ - Logical exclusive OR
$\times$ - Multiplication
$\div$ - Division
$\bar{M}$ - Negation. One's complement (invert each bit of $M$ )
: - Concatenate
Example: A : B means the 16-bit value formed by concatenating 8 -bit accumulator A with 8 -bit accumulator B .
A is in the high-order position.
$\Rightarrow$ - Transfer
Example: $(A) \Rightarrow M$ means the content of accumulator $A$ is transferred to memory location M.
$\Leftrightarrow$ - Exchange
Example: $\mathrm{D} \Leftrightarrow \mathrm{X}$ means exchange the contents of D with those of $X$.


### 1.4.4 Definitions

Logic level 1 is the voltage that corresponds to the true (1) state.
Logic level $\mathbf{0}$ is the voltage that corresponds to the false (0) state.
Set refers specifically to establishing logic level 1 on a bit or bits.
Cleared refers specifically to establishing logic level 0 on a bit or bits.
Asserted means that a signal is in active logic state. An active low signal changes from logic level 1 to logic level 0 when asserted, and an active high signal changes from logic level 0 to logic level 1.

Negated means that an asserted signal changes logic state. An active low signal changes from logic level 0 to logic level 1 when negated, and an active high signal changes from logic level 1 to logic level 0.

ADDR is the mnemonic for address bus.
DATA is the mnemonic for data bus.
LSB means least significant bit or bits.
MSB means most significant bit or bits.
LSW means least significant word or words.
MSW means most significant word or words.
A specific bit location within a range is referred to by mnemonic and number. For example, $A 7$ is bit 7 of accumulator $A$.

A range of bit locations is referred to by mnemonic and the numbers that define the range. For example, DATA[15:8] form the high byte of the data bus.

## Section 2. Overview

### 2.1 Contents

2.2 Introduction ..... 27
2.3 Programming Model ..... 28
2.3.1 Accumulators ..... 29
2.3.2 Index Registers ..... 29
2.3.3 Stack Pointer ..... 29
2.3.4 Program Counter ..... 30
2.3.5 Condition Code Register ..... 30
2.3.5.1 S Control Bit ..... 31
2.3.5.2 X Mask Bit ..... 32
2.3.5.3 H Status Bit ..... 32
2.3.5.4 I Mask Bit ..... 33
2.3.5.5 N Status Bit ..... 33
2.3.5.6 Z Status Bit. ..... 33
2.3.5.7 V Status Bit ..... 34
2.3.5.8 C Status Bit ..... 34
2.4 Data Types ..... 34
2.5 Memory Organization ..... 35
2.6 Instruction Queue ..... 35

### 2.2 Introduction

This section describes the CPU12 programming model, register set, the data types used, and basic memory organization.

### 2.3 Programming Model

The CPU12 programming model, shown in Figure 2-1, is the same as that of the M68HC11 CPU. The CPU has two 8 -bit general-purpose accumulators ( $A$ and $B$ ) that can be concatenated into a single 16-bit accumulator (D) for certain instructions. It also has:

- Two index registers (X and Y)
- 16-bit stack pointer (SP)
- 16-bit program counter (PC)
- 8 -bit condition code register (CCR)


Figure 2-1. Programming Model

### 2.3.1 Accumulators

General-purpose 8-bit accumulators A and B are used to hold operands and results of operations. Some instructions treat the combination of these two 8 -bit accumulators ( $\mathrm{A}: \mathrm{B}$ ) as a 16 -bit double accumulator (D).

Most operations can use accumulator A or B interchangeably. However, there are a few exceptions. Add, subtract, and compare instructions involving both $A$ and $B$ (ABA, SBA, and CBA) only operate in one direction, so it is important to make certain the correct operand is in the correct accumulator. The decimal adjust accumulator A (DAA) instruction is used after binary-coded decimal (BCD) arithmetic operations. There is no equivalent instruction to adjust accumulator B.

### 2.3.2 Index Registers

16-bit index registers X and Y are used for indexed addressing. In the indexed addressing modes, the contents of an index register are added to 5 -bit, 9 -bit, or 16 -bit constants or to the content of an accumulator to form the effective address of the instruction operand. The second index register is especially useful for moves and in cases where operands from two separate tables are used in a calculation.

### 2.3.3 Stack Pointer

The CPU12 supports an automatic program stack. The stack is used to save system context during subroutine calls and interrupts and can also be used for temporary data storage. The stack can be located anywhere in the standard 64 -Kbyte address space and can grow to any size up to the total amount of memory available in the system.

The stack pointer (SP) holds the 16 -bit address of the last stack location used. Normally, the SP is initialized by one of the first instructions in an application program. The stack grows downward from the address pointed to by the SP. Each time a byte is pushed onto the stack, the stack pointer is automatically decremented, and each time a byte is pulled from the stack, the stack pointer is automatically incremented.

When a subroutine is called, the address of the instruction following the calling instruction is automatically calculated and pushed onto the stack. Normally, a return-from-subroutine (RTS) or a return-from-call (RTC)
instruction is executed at the end of a subroutine. The return instruction loads the program counter with the previously stacked return address and execution continues at that address.

When an interrupt occurs, the current instruction finishes execution. The address of the next instruction is calculated and pushed onto the stack, all the CPU registers are pushed onto the stack, the program counter is loaded with the address pointed to by the interrupt vector, and execution continues at that address. The stacked registers are referred to as an interrupt stack frame. The CPU12 stack frame is the same as that of the M68HC11.

NOTE: These instructions can be interrupted, and they resume execution once the interrupt has been serviced:

- REV (fuzzy logic rule evaluation)
- REVW (fuzzy logic rule evaluation (weighted))
- WAV (weighted average)


### 2.3.4 Program Counter

The program counter (PC) is a 16-bit register that holds the address of the next instruction to be executed. It is automatically incremented each time an instruction is fetched.

### 2.3.5 Condition Code Register

The condition code register (CCR), named for its five status indicators, contains:

- Five status indicators
- Two interrupt masking bits
- STOP instruction control bit

The status bits reflect the results of CPU operation as it executes instructions. The five flags are:

- Half carry (H)
- Negative (N)
- Zero (Z)
- Overflow (V)
- Carry/borrow (C)

The half-carry flag is used only for BCD arithmetic operations. The N, Z, V , and C status bits allow for branching based on the results of a previous operation.

In some architectures, only a few instructions affect condition codes, so that multiple instructions must be executed in order to load and test a variable. Since most CPU12 instructions automatically update condition codes, it is rarely necessary to execute an extra instruction for this purpose. The challenge in using the CPU12 lies in finding instructions that do not alter the condition codes. The most important of these instructions are pushes, pulls, transfers, and exchanges.

It is always a good idea to refer to an instruction set summary (see Appendix A. Instruction Reference) to check which condition codes are affected by a particular instruction.

The following paragraphs describe normal uses of the condition codes. There are other, more specialized uses. For instance, the C status bit is used to enable weighted fuzzy logic rule evaluation. Specialized usages are described in the relevant portions of this manual and in Section 6. Instruction Glossary.

### 2.3.5.1 S Control Bit

Clearing the $S$ bit enables the STOP instruction. Execution of a STOP instruction normally causes the on-chip oscillator to stop. This may be undesirable in some applications. If the CPU encounters a STOP instruction while the $S$ bit is set, it is treated like a no-operation (NOP) instruction and continues to the next instruction. Reset sets the $S$ bit.

### 2.3.5.2 X Mask Bit

The $\overline{X I R Q}$ input is an updated version of the $\overline{\text { NMI }}$ input found on earlier generations of MCUs. Non-maskable interrupts are typically used to deal with major system failures, such as loss of power. However, enabling non-maskable interrupts before a system is fully powered and initialized can lead to spurious interrupts. The X bit provides a mechanism for enabling non-maskable interrupts after a system is stable.

By default, the $X$ bit is set to 1 during reset. As long as the $X$ bit remains set, interrupt service requests made via the $\overline{\mathrm{XIRQ}}$ pin are not recognized. An instruction must clear the $X$ bit to enable non-maskable interrupt service requests made via the $\overline{X I R Q}$ pin. Once the $X$ bit has been cleared to 0 , software cannot reset it to 1 by writing to the CCR. The X bit is not affected by maskable interrupts.

When an XIRQ interrupt occurs after non-maskable interrupts are enabled, both the $X$ bit and the I bit are set automatically to prevent other interrupts from being recognized during the interrupt service routine. The mask bits are set after the registers are stacked, but before the interrupt vector is fetched.

Normally, a return-from-interrupt (RTI) instruction at the end of the interrupt service routine restores register values that were present before the interrupt occurred. Since the CCR is stacked before the X bit is set, the RTI normally clears the X bit, and thus re-enables non-maskable interrupts. While it is possible to manipulate the stacked value of $X$ so that $X$ is set after an RTI, there is no software method to reset $X$ (and disable $\overline{X I R Q}$ ) once $X$ has been cleared.

### 2.3.5.3 H Status Bit

The H bit indicates a carry from accumulator A bit 3 during an addition operation. The DAA instruction uses the value of the H bit to adjust a result in accumulator $A$ to correct $B C D$ format. $H$ is updated only by the add accumulator $A$ to accumulator $B$ (ABA), add without carry (ADD), and add with carry (ADC) instructions.

### 2.3.5.4 I Mask Bit

The I bit enables and disables maskable interrupt sources. By default, the I bit is set to 1 during reset. An instruction must clear the I bit to enable maskable interrupts. While the I bit is set, maskable interrupts can become pending and are remembered, but operation continues uninterrupted until the I bit is cleared.

When an interrupt occurs after interrupts are enabled, the I bit is automatically set to prevent other maskable interrupts during the interrupt service routine. The I bit is set after the registers are stacked, but before the first instruction in the interrupt service routine is executed.

Normally, an RTI instruction at the end of the interrupt service routine restores register values that were present before the interrupt occurred. Since the CCR is stacked before the I bit is set, the RTI normally clears the I bit, and thus re-enables interrupts. Interrupts can be re-enabled by clearing the I bit within the service routine, but implementing a nested interrupt management scheme requires great care and seldom improves system performance.

### 2.3.5.5 N Status Bit

The N bit shows the state of the MSB of the result. N is most commonly used in two's complement arithmetic, where the MSB of a negative number is 1 and the MSB of a positive number is 0 , but it has other uses. For instance, if the MSB of a register or memory location is used as a status flag, the user can test status by loading an accumulator.

### 2.3.5.6 Z Status Bit

The $Z$ bit is set when all the bits of the result are 0s. Compare instructions perform an internal implied subtraction, and the condition codes, including Z, reflect the results of that subtraction. The increment index register $X$ (INX), decrement index register $X$ (DEX), increment index register $Y$ (INY), and decrement index register $Y$ (DEY) instructions affect the $Z$ bit and no other condition flags. These operations can only determine $=$ (equal) and $\neq$ (not equal).

The V bit is set when two's complement overflow occurs as a result of an operation.

### 2.3.5.8 C Status Bit

The C bit is set when a carry occurs during addition or a borrow occurs during subtraction. The C bit also acts as an error flag for multiply and divide operations. Shift and rotate instructions operate through the C bit to facilitate multiple-word shifts.

The CPU12 uses these types of data:

- Bits
- 5-bit signed integers
- 8 -bit signed and unsigned integers
- 8-bit, 2-digit binary-coded decimal numbers
- 9-bit signed integers
- 16 -bit signed and unsigned integers
- 16-bit effective addresses
- 32-bit signed and unsigned integers

Negative integers are represented in two's complement form.
Five-bit and 9-bit signed integers are used only as offsets for indexed addressing modes.

Sixteen-bit effective addresses are formed during addressing mode computations.

Thirty-two-bit integer dividends are used by extended division instructions. Extended multiply and extended multiply-and-accumulate instructions produce 32-bit products.

### 2.5 Memory Organization

The standard CPU12 address space is 64 Kbytes. Some M68HC12 devices support a paged memory expansion scheme that increases the standard space by means of predefined windows in address space. The CPU12 has special instructions that support use of expanded memory. See Section 10. Memory Expansion for more information.

Eight-bit values can be stored at any odd or even byte address in available memory.

Sixteen-bit values are stored in memory as two consecutive bytes; the high byte occupies the lowest address, but need not be aligned to an even boundary.

Thirty-two-bit values are stored in memory as four consecutive bytes; the high byte occupies the lowest address, but need not be aligned to an even boundary.

All input/output (I/O) and all on-chip peripherals are memory-mapped. No special instruction syntax is required to access these addresses. On-chip registers and memory typically are grouped in blocks which can be relocated within the standard 64-Kbyte address space. Refer to device documentation for specific information.

### 2.6 Instruction Queue

The CPU12 uses an instruction queue to buffer program information. The mechanism is called a queue rather than a pipeline because a typical pipelined CPU executes more than one instruction at the same time, while the CPU12 always finishes executing an instruction before beginning to execute another. Refer to Section 4. Instruction Queue for more information.

## Section 3. Addressing Modes

### 3.1 Contents

3.2 Introduction ..... 37
3.3 Mode Summary ..... 38
3.4 Effective Address ..... 39
3.5 Inherent Addressing Mode ..... 39
3.6 Immediate Addressing Mode ..... 39
3.7 Direct Addressing Mode ..... 40
3.8 Extended Addressing Mode ..... 41
3.9 Relative Addressing Mode ..... 41
3.10 Indexed Addressing Modes ..... 43
3.10.1 5-Bit Constant Offset Indexed Addressing ..... 45
3.10.2 9-Bit Constant Offset Indexed Addressing ..... 46
3.10.3 16-Bit Constant Offset Indexed Addressing ..... 46
3.10.4 16-Bit Constant Indirect Indexed Addressing ..... 47
3.10.5 Auto Pre/Post Decrement/Increment Indexed Addressing ..... 47
3.10.6 Accumulator Offset Indexed Addressing ..... 49
3.10.7 Accumulator D Indirect Indexed Addressing ..... 49
3.11 Instructions Using Multiple Modes ..... 50
3.11.1 Move Instructions ..... 50
3.11.2 Bit Manipulation Instructions ..... 52
3.12 Addressing More than 64 Kbytes ..... 52

### 3.2 Introduction

Addressing modes determine how the central processor unit (CPU) accesses memory locations to be operated upon. This section discusses the various modes and how they are used.

### 3.3 Mode Summary

Addressing modes are an implicit part of CPU12 instructions. Refer to Appendix A. Instruction Reference for the modes used by each instruction. All CPU12 addressing modes are shown in Table 3-1.

Table 3-1. M68HC12 Addressing Mode Summary

| Addressing Mode | Source Format | Abbreviation | Description |
| :---: | :---: | :---: | :---: |
| Inherent | INST (no externally supplied operands) | INH | Operands (if any) are in CPU registers |
| Immediate | INST \#opr8i or INST \#opr16i | IMM | Operand is included in instruction stream 8 - or 16-bit size implied by context |
| Direct | INST opr8a | DIR | Operand is the lower 8 bits of an address in the range \$0000-\$00FF |
| Extended | INST opr16a | EXT | Operand is a 16-bit address |
| Relative | INST rel8 or INST rel16 | REL | An 8-bit or 16-bit relative offset from the current pc is supplied in the instruction |
| Indexed (5-bit offset) | INST oprx5,xysp | IDX | 5-bit signed constant offset from X, Y, SP, or PC |
| Indexed (pre-decrement) | INST oprx3,-xys | IDX | Auto pre-decrement $\mathrm{x}, \mathrm{y}$, or sp by $1 \sim 8$ |
| Indexed (pre-increment) | INST oprx3,+xys | IDX | Auto pre-increment $\mathrm{x}, \mathrm{y}$, or sp by $1 \sim 8$ |
| Indexed (post-decrement) | INST oprx3,xys- | IDX | Auto post-decrement $\mathrm{x}, \mathrm{y}$, or sp by $1 \sim 8$ |
| Indexed (post-increment) | INST oprx3,xys+ | IDX | Auto post-increment $\mathrm{x}, \mathrm{y}$, or sp by $1 \sim 8$ |
| Indexed (accumulator offset) | INST abd, xysp | IDX | Indexed with 8-bit (A or B) or 16-bit (D) accumulator offset from X, Y, SP, or PC |
| Indexed (9-bit offset) | INST oprx9,xysp | IDX1 | 9-bit signed constant offset from X, Y, SP, or PC (lower 8 bits of offset in one extension byte) |
| Indexed (16-bit offset) | INST oprx16,xysp | IDX2 | 16-bit constant offset from X, Y, SP, or PC (16-bit offset in two extension bytes) |
| Indexed-Indirect (16-bit offset) | INST [oprx16,xysp] | [IDX2] | Pointer to operand is found at... 16-bit constant offset from X, Y, SP, or PC (16-bit offset in two extension bytes) |
| Indexed-Indirect (D accumulator offset) | INST [D,xysp] | [D,IDX] | Pointer to operand is found at... $\mathrm{X}, \mathrm{Y}, \mathrm{SP}$, or PC plus the value in D |

The CPU12 uses all M68HC11 modes as well as new forms of indexed addressing. Differences between M68HC11 and M68HC12 indexed modes are described in 3.10 Indexed Addressing Modes. Instructions that use more than one mode are discussed in 3.11 Instructions Using Multiple Modes.

### 3.4 Effective Address

Each addressing mode except inherent mode generates a 16-bit effective address which is used during the memory reference portion of the instruction. Effective address computations do not require extra execution cycles.

### 3.5 Inherent Addressing Mode

Instructions that use this addressing mode either have no operands or all operands are in internal CPU registers. In either case, the CPU does not need to access any memory locations to complete the instruction.

Examples:
NOP ; this instruction has no operands
INX ;operand is a CPU register

### 3.6 Immediate Addressing Mode

Operands for immediate mode instructions are included in the instruction stream and are fetched into the instruction queue one 16 -bit word at a time during normal program fetch cycles. Since program data is read into the instruction queue several cycles before it is needed, when an immediate addressing mode operand is called for by an instruction, it is already present in the instruction queue.

The pound symbol (\#) is used to indicate an immediate addressing mode operand. One common programming error is to accidentally omit the \# symbol. This causes the assembler to misinterpret the expression that follows it as an address rather than explicitly provided data. For example, LDAA \# $\$ 55$ means to load the immediate value $\$ 55$ into the A accumulator, while LDAA $\$ 55$ means to load the value from address
$\$ 0055$ into the A accumulator. Without the \# symbol, the instruction is erroneously interpreted as a direct addressing mode instruction.

Examples:

| LDAA | \#\$55 |
| :--- | :--- |
| LDX | \#\$1234 |
| LDY | $\# \$ 67$ |

These are common examples of 8-bit and 16-bit immediate addressing modes. The size of the immediate operand is implied by the instruction context. In the third example, the instruction implies a 16-bit immediate value but only an 8 -bit value is supplied. In this case the assembler will generate the 16-bit value $\$ 0067$ because the CPU expects a 16 -bit value in the instruction stream.

Example:
BRSET FOO, \#\$03, THERE
In this example, extended addressing mode is used to access the operand FOO, immediate addressing mode is used to access the mask value $\$ 03$, and relative addressing mode is used to identify the destination address of a branch in case the branch-taken conditions are met. BRSET is listed as an extended mode instruction even though immediate and relative modes are also used.

### 3.7 Direct Addressing Mode

This addressing mode is sometimes called zero-page addressing because it is used to access operands in the address range $\$ 0000$ through $\$ 00 F F$. Since these addresses always begin with $\$ 00$, only the eight low-order bits of the address need to be included in the instruction, which saves program space and execution time. A system can be optimized by placing the most commonly accessed data in this area of memory. The eight low-order bits of the operand address are supplied with the instruction, and the eight high-order bits of the address are assumed to be 0 .

## Example:

LDAA $\$ 55$
This is a basic example of direct addressing. The value $\$ 55$ is taken to be the low-order half of an address in the range $\$ 0000$ through $\$ 00 F F$.

The high order half of the address is assumed to be 0 . During execution of this instruction, the CPU combines the value $\$ 55$ from the instruction with the assumed value of $\$ 00$ to form the address $\$ 0055$, which is then used to access the data to be loaded into accumulator A.

Example:
LDX $\quad \$ 20$
In this example, the value $\$ 20$ is combined with the assumed value of $\$ 00$ to form the address $\$ 0020$. Since the LDX instruction requires a 16-bit value, a 16-bit word of data is read from addresses \$0020 and $\$ 0021$. After execution of this instruction, the $X$ index register will have the value from address $\$ 0020$ in its high-order half and the value from address $\$ 0021$ in its low-order half.

### 3.8 Extended Addressing Mode

In this addressing mode, the full 16-bit address of the memory location to be operated on is provided in the instruction. This addressing mode can be used to access any location in the 64-Kbyte memory map.

Example:
LDAA \$F03B
This is a basic example of extended addressing. The value from address \$F03B is loaded into the A accumulator.

### 3.9 Relative Addressing Mode

The relative addressing mode is used only by branch instructions. Short and long conditional branch instructions use relative addressing mode exclusively, but branching versions of bit manipulation instructions (branch if bits set (BRSET) and branch if bits cleared (BRCLR)) use multiple addressing modes, including relative mode. Refer to 3.11 Instructions Using Multiple Modes for more information.

Short branch instructions consist of an 8-bit opcode and a signed 8-bit offset contained in the byte that follows the opcode. Long branch instructions consist of an 8-bit prebyte, an 8-bit opcode, and a signed 16-bit offset contained in the two bytes that follow the opcode.

Each conditional branch instruction tests certain status bits in the condition code register. If the bits are in a specified state, the offset is added to the address of the next memory location after the offset to form an effective address, and execution continues at that address. If the bits are not in the specified state, execution continues with the instruction immediately following the branch instruction.

Bit-condition branches test whether bits in a memory byte are in a specific state. Various addressing modes can be used to access the memory location. An 8-bit mask operand is used to test the bits. If each bit in memory that corresponds to a 1 in the mask is either set (BRSET) or clear (BRCLR), an 8 -bit offset is added to the address of the next memory location after the offset to form an effective address, and execution continues at that address. If all the bits in memory that correspond to a 1 in the mask are not in the specified state, execution continues with the instruction immediately following the branch instruction.

8 -bit, 9-bit, and 16-bit offsets are signed two's complement numbers to support branching upward and downward in memory. The numeric range of short branch offset values is $\$ 80(-128)$ to $\$ 7 \mathrm{~F}(127)$. Loop primitive instructions support a 9-bit offset which allows a range of $\$ 100(-256)$ to $\$ 0 F F(255)$. The numeric range of long branch offset values is $\$ 8000(-32,768)$ to $\$ 7$ FFF $(32,767)$. If the offset is 0 , the CPU executes the instruction immediately following the branch instruction, regardless of the test involved.

Since the offset is at the end of a branch instruction, using a negative offset value can cause the program counter (PC) to point to the opcode and initiate a loop. For instance, a branch always (BRA) instruction consists of two bytes, so using an offset of \$FE sets up an infinite loop; the same is true of a long branch always (LBRA) instruction with an offset of \$FFFC.

An offset that points to the opcode can cause a bit-condition branch to repeat execution until the specified bit condition is satisfied. Since bit-condition branches can consist of four, five, or six bytes depending on the addressing mode used to access the byte in memory, the offset value that sets up a loop can vary. For instance, using an offset of \$FC with a BRCLR that accesses memory using an 8 -bit indexed postbyte sets up a loop that executes until all the bits in the specified memory byte that correspond to 1 s in the mask byte are cleared.

### 3.10 Indexed Addressing Modes

The CPU12 uses redefined versions of M68HC11 indexed modes that reduce execution time and eliminate code size penalties for using the $Y$ index register. In most cases, CPU12 code size for indexed operations is the same or is smaller than that for the M68HC11. Execution time is shorter in all cases. Execution time improvements are due to both a reduced number of cycles for all indexed instructions and to faster system clock speed.

The indexed addressing scheme uses a postbyte plus zero, one, or two extension bytes after the instruction opcode. The postbyte and extensions do the following tasks:

1. Specify which index register is used
2. Determine whether a value in an accumulator is used as an offset
3. Enable automatic pre- or post-increment or pre- or post-decrement
4. Specify size of increment or decrement
5. Specify use of 5 -, 9 -, or 16 -bit signed offsets

This approach eliminates the differences between $X$ and $Y$ register use while dramatically enhancing the indexed addressing capabilities.

Major advantages of the CPU12 indexed addressing scheme are:

- The stack pointer can be used as an index register in all indexed operations.
- The program counter can be used as an index register in all but autoincrement and autodecrement modes.
- A, B, or D accumulators can be used for accumulator offsets.
- Automatic pre- or post-increment or pre- or post-decrement by -8 to +8
- A choice of 5-, 9-, or 16-bit signed constant offsets
- Use of two new indexed-indirect modes:
- Indexed-indirect mode with 16-bit offset
- Indexed-indirect mode with accumulator D offset

Table 3-2 is a summary of indexed addressing mode capabilities and a description of postbyte encoding. The postbyte is noted as xb in instruction descriptions. Detailed descriptions of the indexed addressing mode variations follow the table.

Table 3-2. Summary of Indexed Operations

| Postbyte <br> Code (xb) | Source Code Syntax | Comments $\mathrm{rr} ; 00=\mathrm{X}, 01=\mathrm{Y}, 10=\mathrm{SP}, 11=\mathrm{PC}$ |
| :---: | :---: | :---: |
| rrOnnnnn | $\begin{gathered} \text {,r } \\ \text { n,r } \\ -n, r \end{gathered}$ | 5-bit constant offset $\mathrm{n}=-16$ to +15 $r$ can specify $X, Y, S P$, or PC |
| 111rrOzs | $\begin{gathered} n, r \\ -n, r \end{gathered}$ | Constant offset (9- or 16-bit signed) <br> $\begin{aligned} \mathrm{z}-0 & =9 \text {-bit with sign in LSB of postbyte(s) } & & -256 \leq \mathrm{n} \leq 255 \\ 1 & =16 \text {-bit } & & -32,768 \leq \mathrm{n} \leq 65,535\end{aligned}$ <br> if $z=s=1,16$-bit offset indexed-indirect (see below) <br> $r$ can specify $X, Y, S P$, or PC |
| $111 \mathrm{rr011}$ | [ $\mathrm{n}, \mathrm{r}$ ] | 16-bit offset indexed-indirect <br> rr can specify X, Y, SP, or PC $-32,768 \leq n \leq 65,535$ |
| rr1pnnnn | $\begin{gathered} \mathrm{n},-\mathrm{r} \quad \mathrm{n},+\mathrm{r} \\ \mathrm{n}, \mathrm{r} \\ \mathrm{n}, \mathrm{r}+ \end{gathered}$ | Auto predecrement, preincrement, postdecrement, or postincrement; $\begin{aligned} & \mathrm{p}=\text { pre- }(0) \text { or post- }(1), \mathrm{n}=-8 \text { to }-1,+1 \text { to }+8 \\ & \mathrm{r} \text { can specify } \mathrm{X}, \mathrm{Y}, \text { or } \mathrm{SP} \text { (PC not a valid choice) } \\ & \quad+8=0111 \\ & \quad \ldots \\ & \quad+1=0000 \\ & -1=1111 \\ & \quad \ldots \\ & -8=1000 \end{aligned}$ |
| 111rr1aa | $\begin{aligned} & \mathrm{A}, \mathrm{r} \\ & \mathrm{~B}, \mathrm{r} \\ & \mathrm{D}, \mathrm{r} \end{aligned}$ | Accumulator offset (unsigned 8-bit or 16-bit) $\begin{aligned} & \text { aa- } 00=A \\ & 01=B \\ & 10=D \text { (16-bit) } \\ & 11=\text { see accumulator } D \text { offset indexed-indirect } \\ & r \text { can specify } X, Y, S P, \text { or PC } \end{aligned}$ |
| 111 rr111 | [D,r] | Accumulator D offset indexed-indirect $r$ can specify $\mathrm{X}, \mathrm{Y}, \mathrm{SP}$, or PC |

All indexed addressing modes use a 16-bit CPU register and additional information to create an effective address. In most cases the effective address specifies the memory location affected by the operation. In some variations of indexed addressing, the effective address specifies the location of a value that points to the memory location affected by the operation.

Indexed addressing mode instructions use a postbyte to specify index registers ( $X$ and $Y$ ), stack pointer (SP), or program counter (PC) as the base index register and to further classify the way the effective address is formed. A special group of instructions cause this calculated effective address to be loaded into an index register for further calculations:

- Load stack pointer with effective address (LEAS)
- Load X with effective address (LEAX)
- Load $Y$ with effective address (LEAY)


### 3.10.1 5-Bit Constant Offset Indexed Addressing

This indexed addressing mode uses a 5-bit signed offset which is included in the instruction postbyte. This short offset is added to the base index register (X, Y, SP, or PC) to form the effective address of the memory location that will be affected by the instruction. This gives a range of -16 through +15 from the value in the base index register. Although other indexed addressing modes allow 9- or 16-bit offsets, those modes also require additional extension bytes in the instruction for this extra information. The majority of indexed instructions in real programs use offsets that fit in the shortest 5-bit form of indexed addressing.

Examples:

$$
\begin{array}{ll}
\text { LDAA } & 0, \mathrm{X} \\
\text { STAB } & -8, \mathrm{Y}
\end{array}
$$

For these examples, assume $X$ has a value of $\$ 1000$ and $Y$ has a value of $\$ 2000$ before execution. The 5-bit constant offset mode does not change the value in the index register, so X will still be $\$ 1000$ and Y will still be $\$ 2000$ after execution of these instructions. In the first example, A will be loaded with the value from address $\$ 1000$. In the second example, the value from the $B$ accumulator will be stored at address \$1FF8 (\$2000-\$8).

### 3.10.2 9-Bit Constant Offset Indexed Addressing

This indexed addressing mode uses a 9-bit signed offset which is added to the base index register ( $\mathrm{X}, \mathrm{Y}, \mathrm{SP}$, or PC) to form the effective address of the memory location affected by the instruction. This gives a range of -256 through +255 from the value in the base index register. The most significant bit (sign bit) of the offset is included in the instruction postbyte and the remaining eight bits are provided as an extension byte after the instruction postbyte in the instruction flow.

Examples:

| LDAA | $\$ F F, X$ |
| :--- | :--- |
| LDAB | $-20, Y$ |

For these examples, assume X is $\$ 1000$ and Y is $\$ 2000$ before execution of these instructions.

NOTE: These instructions do not alter the index registers so they will still be $\$ 1000$ and $\$ 2000$, respectively, after the instructions.

The first instruction will load A with the value from address \$10FF and the second instruction will load $B$ with the value from address \$1FEC.

This variation of the indexed addressing mode in the CPU12 is similar to the M 68 HC 11 indexed addressing mode, but is functionally enhanced. The M68HC11 CPU provides for unsigned 8-bit constant offset indexing from $X$ or $Y$, and use of $Y$ requires an extra instruction byte and thus, an extra execution cycle. The 9-bit signed offset used in the CPU12 covers the same range of positive offsets as the M 68 HC 11 , and adds negative offset capability. The CPU12 can use X, Y, SP, or PC as the base index register.

### 3.10.3 16-Bit Constant Offset Indexed Addressing

This indexed addressing mode uses a 16-bit offset which is added to the base index register ( $\mathrm{X}, \mathrm{Y}, \mathrm{SP}$, or PC ) to form the effective address of the memory location affected by the instruction. This allows access to any address in the 64-Kbyte address space. Since the address bus and the offset are both 16 bits, it does not matter whether the offset value is considered to be a signed or an unsigned value (\$FFFF may be thought of as $+65,535$ or as -1 ). The 16 -bit offset is provided as two extension bytes after the instruction postbyte in the instruction flow.

### 3.10.4 16-Bit Constant Indirect Indexed Addressing

This indexed addressing mode adds a 16-bit instruction-supplied offset to the base index register to form the address of a memory location that contains a pointer to the memory location affected by the instruction. The instruction itself does not point to the address of the memory location to be acted upon, but rather to the location of a pointer to the address to be acted on. The square brackets distinguish this addressing mode from 16-bit constant offset indexing.

Example:
LDAA

$$
[10, X]
$$

In this example, X holds the base address of a table of pointers. Assume that $X$ has an initial value of $\$ 1000$, and that the value $\$ 2000$ is stored at addresses $\$ 100 \mathrm{~A}$ and $\$ 100 \mathrm{~B}$. The instruction first adds the value 10 to the value in X to form the address \$100A. Next, an address pointer (\$2000) is fetched from memory at $\$ 100 \mathrm{~A}$. Then, the value stored in location \$2000 is read and loaded into the A accumulator.

### 3.10.5 Auto Pre/Post Decrement/Increment Indexed Addressing

This indexed addressing mode provides four ways to automatically change the value in a base index register as a part of instruction execution. The index register can be incremented or decremented by an integer value either before or after indexing takes place. The base index register may be $\mathrm{X}, \mathrm{Y}$, or SP. (Auto-modify modes would not make sense on PC.)

Pre-decrement and pre-increment versions of the addressing mode adjust the value of the index register before accessing the memory location affected by the instruction - the index register retains the changed value after the instruction executes. Post-decrement and post-increment versions of the addressing mode use the initial value in the index register to access the memory location affected by the instruction, then change the value of the index register.
The CPU12 allows the index register to be incremented or decremented by any integer value in the ranges -8 through -1 or 1 through 8 . The value need not be related to the size of the operand for the current instruction. These instructions can be used to incorporate an index adjustment into an existing instruction rather than using an additional instruction and increasing execution time. This addressing mode is also used to perform operations on a series of data structures in memory.

When an LEAS, LEAX, or LEAY instruction is executed using this addressing mode, and the operation modifies the index register that is being loaded, the final value in the register is the value that would have been used to access a memory operand. (Premodification is seen in the result but postmodification is not.)

Examples:

| STAA | $1,-S P$ | ; equivalent to PSHA |
| :--- | :--- | :--- |
| STX | $2,-S P$ | ; equivalent to PSHX |
| LDX | $2, S P+$ | ; equivalent to PULX |
| LDAA | $1, S P+$ | ;equivalent to PULA |

For a "last-used" type of stack like the CPU12 stack, these four examples are equivalent to common push and pull instructions.

For a "next-available" stack like the M68HC11 stack, push A onto stack (PSHA) is equivalent to store accumulator A (STAA) 1,SP- and pull A from stack (PULA) is equivalent to load accumulator A (LDAA) $1,+$ SP. However, in the M68HC11, 16 -bit operations like push register $X$ onto stack (PSHX) and pull register $X$ from stack (PULX) require multiple instructions to decrement the SP by one, then store X , then decrement SP by one again.

In the STAA 1,-SP example, the stack pointer is pre-decremented by one and then A is stored to the address contained in the stack pointer. Similarly the LDX 2,SP+ first loads X from the address in the stack pointer, then post-increments SP by two.

## Example:

$$
\text { MOVW } \quad 2, X+, 4,+Y
$$

This example demonstrates how to work with data structures larger than bytes and words. With this instruction in a program loop, it is possible to move words of data from a list having one word per entry into a second table that has four bytes per table element. In this example the source pointer is updated after the data is read from memory (post-increment) while the destination pointer is updated before it is used to access memory (pre-increment).

### 3.10.6 Accumulator Offset Indexed Addressing

In this indexed addressing mode, the effective address is the sum of the values in the base index register and an unsigned offset in one of the accumulators. The value in the index register itself is not changed. The index register can be X, Y, SP, or PC and the accumulator can be either of the 8 -bit accumulators (A or B) or the 16 -bit D accumulator.

Example:

$$
\text { LDAA } \quad B, X
$$

This instruction internally adds $B$ to $X$ to form the address from which $A$ will be loaded. $B$ and $X$ are not changed by this instruction. This example is similar to the following 2-instruction combination in an M68HC11.

Examples:
ABX
LDAA $0, X$
However, this 2 -instruction sequence alters the index register. If this sequence was part of a loop where $B$ changed on each pass, the index register would have to be reloaded with the reference value on each loop pass. The use of LDAA $B, X$ is more efficient in the CPU12.

### 3.10.7 Accumulator D Indirect Indexed Addressing

This indexed addressing mode adds the value in the D accumulator to the value in the base index register to form the address of a memory location that contains a pointer to the memory location affected by the instruction. The instruction operand does not point to the address of the memory location to be acted upon, but rather to the location of a pointer to the address to be acted upon. The square brackets distinguish this addressing mode from D accumulator offset indexing.

Examples:

| JMP | [D. PC] |  |
| :--- | :--- | :--- |
| GO1 | DC.W | PLACE1 |
| GO2 | DC.W | PLACE2 |
| GO3 | DC.W | PLACE3 |

This example is a computed GOTO. The values beginning at GO1 are addresses of potential destinations of the jump (JMP) instruction. At the time the JMP [D,PC] instruction is executed, PC points to the address GO1, and D holds one of the values $\$ 0000, \$ 0002$, or $\$ 0004$ (determined by the program some time before the JMP).

Assume that the value in D is $\$ 0002$. The JMP instruction adds the values in D and PC to form the address of GO2. Next the CPU reads the address PLACE2 from memory at GO2 and jumps to PLACE2. The locations of PLACE1 through PLACE3 were known at the time of program assembly but the destination of the JMP depends upon the value in D computed during program execution.

### 3.11 Instructions Using Multiple Modes

Several CPU12 instructions use more than one addressing mode in the course of execution.

### 3.11.1 Move Instructions

Move instructions use separate addressing modes to access the source and destination of a move. There are move variations for all practical combinations of immediate, extended, and indexed addressing modes.
The only combinations of addressing modes that are not allowed are those with an immediate mode destination (the operand of an immediate mode instruction is data, not an address). For indexed moves, the reference index register may be $X, Y, S P$, or PC.
Move instructions do not support indirect modes, 9-bit, or 16-bit offset modes requiring extra extension bytes. There are special considerations when using PC-relative addressing with move instructions. The original M 68 HC 12 implemented the instruction queue slightly differently than the newer HCS12. In the older M68HC12 implementation, the CPU did not maintain a pointer to the start of the instruction after the current instruction (what the user thinks of as the PC value during execution). This caused an offset for PC-relative move instructions.

PC-relative addressing uses the address of the location immediately following the last byte of object code for the current instruction as a reference point. The CPU12 normally corrects for queue offset and for instruction alignment so that queue operation is transparent to the user. However, in the original M68HC12, move instructions pose three special problems:

- Some moves use an indexed source and an indexed destination.
- Some moves have object code that is too long to fit in the queue all at one time, so the PC value changes during execution.
- All moves do not have the indexed postbyte as the last byte of object code.

These cases are not handled by automatic queue pointer maintenance, but it is still possible to use PC-relative indexing with move instructions by providing for PC offsets in source code.

Table 3-3 shows PC offsets from the location immediately following the current instruction by addressing mode.

Table 3-3. PC Offsets for MOVE Instructions (M68HC12 Only)

| MOVE Instruction | Addressing Modes | Offset Value |
| :---: | :---: | :---: |
| MOVB | $\mathrm{IMM} \Rightarrow \mathrm{IDX}$ | +1 |
|  | $\mathrm{EXT} \Rightarrow \mathrm{IDX}$ | +2 |
|  | $\mathrm{IDX} \Rightarrow \mathrm{EXT}$ | -2 |
|  | MOVW | $\mathrm{IDX} \Rightarrow \mathrm{IDX}$ |
|  | -1 for first operand <br> +1 for second operand |  |
|  | $\mathrm{EXT} \Rightarrow \mathrm{IDX}$ | +2 |
|  | $\mathrm{IDX} \Rightarrow \mathrm{EXT}$ | +2 |
|  | $\mathrm{IDX} \Rightarrow \mathrm{IDX}$ | -2 |
|  | -1 for first operand <br> +1 for second operand |  |

Example:
10001809 C2 2000 MOVB $\$ 2000$ 2,PC

Moves a byte of data from $\$ 2000$ to $\$ 1009$
The expected location of the $\mathrm{PC}=\$ 1005$. The offset $=+2$.
$[1005+2($ for $2, P C)+2($ for correction $)=1009]$
$\$ 18$ is the page pre-byte, 09 is the MOVB opcode for ext-idx, C2 is the indexed postbyte for 2,PC (without correction).

The Motorola MCUasm assembler produces corrected object code for PC-relative moves (18 09 C0 2000 for the example shown).

NOTE: Instead of assembling the 2,PC as C2, the correction has been applied to make it C0. Check whether an assembler makes the correction before using PC-relative moves.

On the newer HCS12, the instruction queue was implemented such that an internal pointer, to the start of the next instruction, is always available. On the HCS12, PC-relative move instructions work as expected without any offset adjustment. Although this is different from the original M 68 HC 12 , it is unlikely to be a problem because PC-relative indexing is rarely, if ever, used with move instructions.

### 3.11.2 Bit Manipulation Instructions

Bit manipulation instructions use either a combination of two or a combination of three addressing modes.

The clear bits in memory (BCLR) and set bits in memory (BSET) instructions use an 8-bit mask to determine which bits in a memory byte are to be changed. The mask must be supplied with the instruction as an immediate mode value. The memory location to be modified can be specified by means of direct, extended, or indexed addressing modes.

The branch if bits cleared (BRCLR) and branch if bits set (BRSET) instructions use an 8-bit mask to test the states of bits in a memory byte. The mask is supplied with the instruction as an immediate mode value. The memory location to be tested is specified by means of direct, extended, or indexed addressing modes. Relative addressing mode is used to determine the branch address. A signed 8-bit offset must be supplied with the instruction.

### 3.12 Addressing More than 64 Kbytes

Some M68HC12 devices incorporate hardware that supports addressing a larger memory space than the standard 64 Kbytes. The expanded memory system uses fast on-chip logic to implement a transparent bank-switching scheme.

Increased code efficiency is the greatest advantage of using a switching scheme instead of a large linear address space. In systems with large linear address spaces, instructions require more bits of information to address a memory location, and CPU overhead is greater. Other advantages include the ability to change the size of system memory and the ability to use various types of external memory.

However, the add-on bank switching schemes used in other microcontrollers have known weaknesses. These include the cost of external glue logic, increased programming overhead to change banks, and the need to disable interrupts while banks are switched.

The M68HC12 system requires no external glue logic. Bank switching overhead is reduced by implementing control logic in the MCU. Interrupts do not need to be disabled during switching because switching tasks are incorporated in special instructions that greatly simplify program access to extended memory.

MCUs with expanded memory treat the 16 Kbytes of memory space from $\$ 8000$ to $\$$ BFFF as a program memory window.
Expanded-memory architecture includes an 8-bit program page register (PPAGE), which allows up to 256 16-Kbyte program memory pages to be switched into and out of the program memory window. This provides for up to 4 Megabytes of paged program memory.

The CPU12 instruction set includes call subroutine in expanded memory (CALL) and return from call (RTC) instructions, which greatly simplify the use of expanded memory space. These instructions also execute correctly on devices that do not have expanded-memory addressing capability, thus providing for portable code.

The CALL instruction is similar to the jump-to-subroutine (JSR) instruction. When CALL is executed, the current value in PPAGE is pushed onto the stack with a return address, and a new instruction-supplied value is written to PPAGE. This value selects the page the called subroutine resides upon and can be considered part of the effective address. For all addressing mode variations except indexed indirect modes, the new page value is provided by an immediate operand in the instruction. For indexed indirect variations of CALL, a pointer specifies memory locations where the new page value and the address of the called subroutine are stored. Use of indirect addressing for both the page value and the address within the page frees the program from keeping track of explicit values for either address.

The RTC instruction restores the saved program page value and the return address from the stack. This causes execution to resume at the next instruction after the original CALL instruction.

Refer to Section 10. Memory Expansion for a detailed discussion of memory expansion.

## Section 4. Instruction Queue

### 4.1 Contents

4.2 Introduction ..... 55
4.3 Queue Description ..... 56
4.3.1 Original M68HC12 Queue Implementation ..... 57
4.3.2 HCS12 Queue Implementation ..... 57
4.4 Data Movement in the Queue ..... 57
4.4.1 No Movement ..... 57
4.4.2 Latch Data from Bus (Applies Only to the M68HC12 Queue Implementation) ..... 58
4.4.3 Advance and Load from Data Bus ..... 58
4.4.4 Advance and Load from Buffer (Applies Only to M68HC12 Queue Implementation) ..... 58
4.5 Changes in Execution Flow ..... 58
4.5.1 Exceptions ..... 59
4.5.2 Subroutines ..... 59
4.5.3 Branches ..... 60
4.5.3.1 Short Branches ..... 61
4.5.3.2 Long Branches ..... 61
4.5.3.3 Bit Condition Branches ..... 62
4.5.3.4 Loop Primitives ..... 62
4.5.4 Jumps ..... 62

### 4.2 Introduction

The CPU12 uses an instruction queue to increase execution speed. This section describes queue operation during normal program execution and changes in execution flow. These concepts augment the descriptions of instructions and cycle-by-cycle instruction execution in subsequent sections, but it is important to note that queue operation is automatic, and generally transparent to the user.

The material in this section is general. Section 6. Instruction Glossary contains detailed information concerning cycle-by-cycle execution of each instruction. Section 8. Development and Debug Support contains detailed information about tracking queue operation and instruction execution.

### 4.3 Queue Description

The fetching mechanism in the CPU12 is best described as a queue rather than as a pipeline. Queue logic fetches program information and positions it for execution, but instructions are executed sequentially. A typical pipelined central processor unit (CPU) can execute more than one instruction at the same time, but interactions between the prefetch and execution mechanisms can make tracking and debugging difficult. The CPU12 thus gains the advantages of independent fetches, yet maintains a straightforward relationship between bus and execution cycles.

Each instruction refills the queue by fetching the same number of bytes that the instruction uses. Program information is fetched in aligned 16-bit words. Each program fetch (P) indicates that two bytes need to be replaced in the instruction queue. Each optional fetch (o) indicates that only one byte needs to be replaced. For example, an instruction composed of five bytes does two program fetches and one optional fetch. If the first byte of the five-byte instruction was even-aligned, the optional fetch is converted into a free cycle. If the first byte was odd-aligned, the optional fetch is executed as a program fetch.

Two external pins, IPIPE[1:0], provide time-multiplexed information about data movement in the queue and instruction execution. Decoding and use of these signals is discussed in Section 8. Development and Debug Support.

### 4.3.1 Original M68HC12 Queue Implementation

There are two 16-bit queue stages and one 16-bit buffer. Program information is fetched in aligned 16-bit words. Unless buffering is required, program information is first queued into stage 1 , then advanced to stage 2 for execution.

At least two words of program information are available to the CPU when execution begins. The first byte of object code is in either the even or odd half of the word in stage 2, and at least two more bytes of object code are in the queue.

The buffer is used when a program word arrives before the queue can advance. This occurs during execution of single-byte and odd-aligned instructions. For instance, the queue cannot advance after an aligned, single-byte instruction is executed, because the first byte of the next instruction is also in stage 2. In these cases, information is latched into the buffer until the queue can advance.

### 4.3.2 HCS12 Queue Implementation

There are three 16-bit stages in the instruction queue. Instructions enter the queue at stage 1 and shift out of stage 3 as the CPU executes instructions and fetches new ones into stage 1. Each byte in the queue is selectable. An opcode prediction algorithm determines the location of the next opcode in the instruction queue.

### 4.4 Data Movement in the Queue

All queue operations are combinations of four basic queue movement cycles. Descriptions of each of these cycles follows. Queue movement cycles are only one factor in instruction execution time and should not be confused with bus cycles.

### 4.4.1 No Movement

There is no data movement in the instruction queue during the cycle. This occurs during execution of instructions that must perform a number of internal operations, such as division instructions.

### 4.4.2 Latch Data from Bus (Applies Only to the M68HC12 Queue Implementation)

All instructions initiate fetches to refill the queue as execution proceeds. However, a number of conditions, including instruction alignment and the length of previous instructions, affect when the queue advances. If the queue is not ready to advance when fetched information arrives, the information is latched into the buffer. Later, when the queue does advance, stage 1 is refilled from the buffer. If more than one latch cycle occurs before the queue advances, the buffer is filled on the first latch event and subsequent latch events are ignored until the queue advances.

### 4.4.3 Advance and Load from Data Bus

The content of queue is advanced by one stage, and stage 1 is loaded with a word of program information from the data bus. The information was requested two bus cycles earlier but has only become available this cycle, due to access delay.

### 4.4.4 Advance and Load from Buffer (Applies Only to M68HC12 Queue Implementation)

The content of queue stage 1 advances to stage 2 , and stage 1 is loaded with a word of program information from the buffer. The information in the buffer was latched from the data bus during a previous cycle because the queue was not ready to advance when it arrived.

### 4.5 Changes in Execution Flow

During normal instruction execution, queue operations proceed as a continuous sequence of queue movement cycles. However, situations arise which call for changes in flow. These changes are categorized as resets, interrupts, subroutine calls, conditional branches, and jumps. Generally speaking, resets and interrupts are considered to be related to events outside the current program context that require special processing, while subroutine calls, branches, and jumps are considered to be elements of program structure.
During design, great care is taken to assure that the mechanism that increases instruction throughput during normal program execution does not cause bottlenecks during changes of program flow, but internal queue operation is largely transparent to the user. The following information is provided to enhance subsequent descriptions of instruction execution.

### 4.5.1 Exceptions

Exceptions are events that require processing outside the normal flow of instruction execution. CPU12 exceptions include five types of exceptions:

- Reset (including COP, clock monitor, and pin)
- Unimplemented opcode trap
- Software interrupt instruction
- X-bit interrupts
- I-bit interrupts

All exceptions use the same microcode, but the CPU follows different execution paths for each type of exception.

CPU12 exception handling is designed to minimize the effect of queue operation on context switching. Thus, an exception vector fetch is the first part of exception processing, and fetches to refill the queue from the address pointed to by the vector are interleaved with the stacking operations that preserve context, so that program access time does not delay the switch. Refer to Section 7. Exception Processing for detailed information.

### 4.5.2 Subroutines

The CPU12 can branch to (BSR), jump to (JSR), or call (CALL) subroutines. BSR and JSR are used to access subroutines in the normal $64-$ Kbyte address space. The CALL instruction is intended for use in MCUs with expanded memory capability.

BSR uses relative addressing mode to generate the effective address of the subroutine, while JSR can use various other addressing modes. Both instructions calculate a return address, stack the address, then perform three program word fetches to refill the queue.

Subroutines in the normal 64-Kbyte address space are terminated with a return-from-subroutine (RTS) instruction. RTS unstacks the return address, then performs three program word fetches from that address to refill the queue.

CALL is similar to JSR. MCUs with expanded memory treat 16 Kbytes of addresses from $\$ 8000$ to $\$ B F F F$ as a memory window. An 8-bit PPAGE register switches memory pages into and out of the window. When CALL is executed, a return address is calculated, then it and the current PPAGE value are stacked, and a new instruction-supplied value is written to PPAGE. The subroutine address is calculated, then three program word fetches are made from that address to refill the instruction queue.

The return-from-call (RTC) instruction is used to terminate subroutines in expanded memory. RTC unstacks the PPAGE value and the return address, then performs three program word fetches from that address to refill the queue.

CALL and RTC execute correctly in the normal 64-Kbyte address space, thus providing for portable code. However, since extra execution cycles are required, routinely substituting CALL/RTC for JSR/RTS is not recommended.

### 4.5.3 Branches

Branch instructions cause execution flow to change when specific pre-conditions exist. The CPU12 instruction set includes:

- Short conditional branches
- Long conditional branches
- Bit-condition branches

Types and conditions of branch instructions are described in 5.20 Branch Instructions. All branch instructions affect the queue similarly, but there are differences in overall cycle counts between the various types. Loop primitive instructions are a special type of branch instruction used to implement counter-based loops.

Branch instructions have two execution cases:

- The branch condition is satisfied, and a change of flow takes place.
- The branch condition is not satisfied, and no change of flow occurs.


### 4.5.3.1 Short Branches

The "not-taken" case for short branches is simple. Since the instruction consists of a single word containing both an opcode and an 8-bit offset, the queue advances, another program word is fetched, and execution continues with the next instruction.

The "taken" case for short branches requires that the queue be refilled so that execution can continue at a new address. First, the effective address of the destination is calculated using the relative offset in the instruction. Then, the address is loaded into the program counter, and the CPU performs three program word fetches at the new address to refill the instruction queue.

### 4.5.3.2 Long Branches

The "not-taken" case for all long branches requires three cycles, while the "taken" case requires four cycles. This is due to differences in the amount of program information needed to fill the queue.

Long branch instructions begin with a $\$ 18$ prebyte which indicates that the opcode is on page 2 of the opcode map. The CPU12 treats the prebyte as a special one-byte instruction. If the prebyte is not aligned, the first cycle is used to perform a program word access; if the prebyte is aligned, the first cycle is used to perform a free cycle. The first cycle for the prebyte is executed whether or not the branch is taken.

The first cycle of the branch instruction is an optional cycle. Optional cycles make the effects of byte-sized and misaligned instructions consistent with those of aligned word-length instructions. Program information is always fetched as aligned 16-bit words. When an instruction has an odd number of bytes, and the first byte is not aligned with an even byte boundary, the optional cycle makes an additional program word access that maintains queue order. In all other cases, the optional cycle is a free cycle.
In the "not-taken" case, the queue must advance so that execution can continue with the next instruction. Two cycles are used to refill the queue. Alignment determines how the second of these cycles is used.

In the "taken" case, the effective address of the branch is calculated using the 16-bit relative offset contained in the second word of the instruction. This address is loaded into the program counter, then the CPU performs three program word fetches at the new address.

### 4.5.3.3 Bit Condition Branches

Bit condition branch instructions read a location in memory, and branch if the bits in that location are in a certain state. These instructions can use direct, extended, or indexed addressing modes. Indexed operations require varying amounts of information to determine the effective address, so instruction length varies according to the mode used, which in turn affects the amount of program information fetched. To shorten execution time, these branches perform one program word fetch in anticipation of the "taken" case. The data from this fetch is ignored in the "not-taken" case. If the branch is taken, the CPU fetches three program word fetches at the new address to fill the instruction queue.

### 4.5.3.4 Loop Primitives

The loop primitive instructions test a counter value in a register or accumulator and branch to an address specified by a 9-bit relative offset contained in the instruction if a specified condition is met. There are auto-increment and auto-decrement versions of these instructions. The test and increment/decrement operations are performed on internal CPU registers, and require no additional program information. To shorten execution time, these branches perform one program word fetch in anticipation of the "taken" case. The data from this fetch is ignored if the branch is not taken, and the CPU does one program fetch and one optional fetch to refill the queue ${ }^{1}$. If the branch is taken, the CPU finishes refilling the queue with two additional program word fetches at the new address.

### 4.5.4 Jumps

Jump (JMP) is the simplest change of flow instruction. JMP can use extended or indexed addressing. Indexed operations require varying amounts of information to determine the effective address, so instruction length varies according to the mode used, which in turn affects the amount of program information fetched. All forms of JMP perform three program word fetches at the new address to refill the instruction queue.

[^0]
## Section 5. Instruction Set Overview

### 5.1 Contents

5.2 Introduction ..... 64
5.3 Instruction Set Description ..... 65
5.4 Load and Store Instructions ..... 66
5.5 Transfer and Exchange Instructions ..... 67
5.6 Move Instructions ..... 68
5.7 Addition and Subtraction Instructions ..... 69
5.8 Binary-Coded Decimal Instructions ..... 70
5.9 Decrement and Increment Instructions ..... 71
5.10 Compare and Test Instructions ..... 72
5.11 Boolean Logic Instructions ..... 73
5.12 Clear, Complement, and Negate Instructions ..... 74
5.13 Multiplication and Division Instructions ..... 75
5.14 Bit Test and Manipulation Instructions ..... 76
5.15 Shift and Rotate Instructions ..... 77
5.16 Fuzzy Logic Instructions ..... 78
5.16.1 Fuzzy Logic Membership Instruction ..... 78
5.16.2 Fuzzy Logic Rule Evaluation Instructions. ..... 78
5.16.3 Fuzzy Logic Weighted Averate Instruction ..... 79
5.17 Maximum and Minimum Instructions ..... 81
5.18 Multiply and Accumulate Instruction ..... 82
5.19 Table Interpolation Instructions ..... 82
5.20 Branch Instructions ..... 83
5.20.1 Short Branch Instructions ..... 84
5.20.2 Long Branch Instructions ..... 85
5.20.3 Bit Condition Branch Instructions ..... 86
5.21 Loop Primitive Instructions ..... 87
5.22 Jump and Subroutine Instructions ..... 88
5.23 Interrupt Instructions ..... 89
5.24 Index Manipulation Instructions ..... 91
5.25 Stacking Instructions. ..... 92
5.26 Pointer and Index Calculation Instructions ..... 93
5.27 Condition Code Instructions ..... 94
5.28 Stop and Wait Instructions ..... 95
5.29 Background Mode and Null Operations ..... 96

### 5.2 Introduction

This section contains general information about the central processor unit (CPU12) instruction set. It is organized into instruction categories grouped by function.

### 5.3 Instruction Set Description

CPU12 instructions are a superset of the M68HC11 instruction set. Code written for an M68HC11 can be reassembled and run on a CPU12 with no changes. The CPU12 provides expanded functionality and increased code efficiency. There are two implementations of the CPU12, the original M68HC12 and the newer HCS12. Both implementations have the same instruction set, although there are small differences in cycle-by-cycle access details (the order of some bus cycles changed to accommodate differences in the way the instruction queue was implemented). These minor differences are transparent for most users.

In the M68HC12 and HCS12 architecture, all memory and input/output (I/O) are mapped in a common 64-Kbyte address space (memory-mapped I/O). This allows the same set of instructions to be used to access memory, I/O, and control registers. General-purpose load, store, transfer, exchange, and move instructions facilitate movement of data to and from memory and peripherals.

The CPU12 has a full set of 8 -bit and 16-bit mathematical instructions. There are instructions for signed and unsigned arithmetic, division, and multiplication with 8-bit, 16-bit, and some larger operands.

Special arithmetic and logic instructions aid stacking operations, indexing, binary-coded decimal (BCD) calculation, and condition code register manipulation. There are also dedicated instructions for multiply and accumulate operations, table interpolation, and specialized fuzzy logic operations that involve mathematical calculations.

Refer to Section 6. Instruction Glossary for detailed information about individual instructions. Appendix A. Instruction Reference contains quick-reference material, including an opcode map and postbyte encoding for indexed addressing, transfer/exchange instructions, and loop primitive instructions.

### 5.4 Load and Store Instructions

Load instructions copy memory content into an accumulator or register. Memory content is not changed by the operation. Load instructions (but not LEA_instructions) affect condition code bits so no separate test instructions are needed to check the loaded values for negative or 0 conditions.

Store instructions copy the content of a CPU register to memory. Register/accumulator content is not changed by the operation. Store instructions automatically update the N and Z condition code bits, which can eliminate the need for a separate test instruction in some programs.

Table 5-1 is a summary of load and store instructions.
Table 5-1. Load and Store Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| Load Instructions |  |  |
| LDAA | Load A | (M) $\Rightarrow$ A |
| LDAB | Load B | (M) $\Rightarrow \mathrm{B}$ |
| LDD | Load D | $(M: M+1) \Rightarrow(A: B)$ |
| LDS | Load SP | $(\mathrm{M}: \mathrm{M}+1) \Rightarrow \mathrm{SP}_{\mathrm{H}}: \mathrm{SP}_{\mathrm{L}}$ |
| LDX | Load index register X | $(M: M+1) \Rightarrow X_{H}: X_{L}$ |
| LDY | Load index register Y | $(M: M+1) \Rightarrow Y_{H}: Y_{L}$ |
| LEAS | Load effective address into SP | Effective address $\Rightarrow \mathrm{SP}$ |
| LEAX | Load effective address into $X$ | Effective address $\Rightarrow \mathrm{X}$ |
| LEAY | Load effective address into Y | Effective address $\Rightarrow \mathrm{Y}$ |
| Store Instructions |  |  |
| STAA | Store A | (A) $\Rightarrow \mathrm{M}$ |
| STAB | Store B | (B) $\Rightarrow \mathrm{M}$ |
| STD | Store D | $(\mathrm{A}) \Rightarrow \mathrm{M}, \mathrm{B}) \Rightarrow \mathrm{M}+1$ |
| STS | Store SP | $\left(\mathrm{SP}_{\mathrm{H}}: \mathrm{SP}_{\mathrm{L}}\right) \Rightarrow \mathrm{M}: \mathrm{M}+1$ |
| STX | Store X | $\left(X_{H}: X_{L}\right) \Rightarrow M: M+1$ |
| STY | Store Y | $\left(Y_{H}: Y_{L}\right) \Rightarrow M: M+1$ |

### 5.5 Transfer and Exchange Instructions

Transfer instructions copy the content of a register or accumulator into another register or accumulator. Source content is not changed by the operation. Transfer register to register (TFR) is a universal transfer instruction, but other mnemonics are accepted for compatibility with the M68HC11. The transfer $A$ to $B$ (TAB) and transfer $B$ to $A(T B A)$ instructions affect the $N, Z$, and $V$ condition code bits in the same way as M68HC11 instructions. The TFR instruction does not affect the condition code bits.

The sign extend 8-bit operand (SEX) instruction is a special case of the universal transfer instruction that is used to sign extend 8-bit two's complement numbers so that they can be used in 16-bit operations. The 8 -bit number is copied from accumulator $A$, accumulator $B$, or the condition code register to accumulator D , the X index register, the Y index register, or the stack pointer. All the bits in the upper byte of the 16-bit result are given the value of the most-significant bit (MSB) of the 8-bit number.

Exchange instructions exchange the contents of pairs of registers or accumulators. When the first operand in an EXG instruction is 8-bits and the second operand is 16 bits, a zero-extend operation is performed on the 8 -bit register as it is copied into the 16-bit register.

Section 6. Instruction Glossary contains information concerning other transfers and exchanges between 8- and 16-bit registers.

Table 5-2 is a summary of transfer and exchange instructions.
Table 5-2. Transfer and Exchange Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| Transfer Instructions |  |  |
| TAB | Transfer A to B | (A) $\Rightarrow \mathrm{B}$ |
| TAP | Transfer A to CCR | (A) $\Rightarrow$ CCR |
| TBA | Transfer B to A | (B) $\Rightarrow \mathrm{A}$ |
| TFR | Transfer register <br> to register | (A, B, CCR, D, X, Y, or SP) $\Rightarrow$ <br> A, B, CCR, D, X, Y, or SP |
| TPA | Transfer CCR to A | (CCR) $\Rightarrow \mathrm{A}$ |
| TSX | Transfer SP to $X$ | $(S P) \Rightarrow X$ |
| TSY | Transfer SP to Y | $(\mathrm{SP}) \Rightarrow \mathrm{Y}$ |

Table 5-2. Transfer and Exchange Instructions (Continued)

| Mnemonic | Function | Operation |  |
| :---: | :---: | :---: | :---: |
| TXS | Transfer X to SP | $(X) \Rightarrow$ SP |  |
| TYS | Transfer Y to SP | $(Y) \Rightarrow$ SP |  |
| Exchange Instructions |  |  |  |
| EXG | Exchange register <br> to register | (A, B, CCR, D, X, Y, or SP) $\Leftrightarrow$ <br> (A, B, CCR, D, X, Y, or SP) |  |
| XGDX | Exchange D with X | (D) $\Leftrightarrow(X)$ |  |
| XGDY | Exchange D with Y | (D) $\Leftrightarrow(Y)$ |  |
| Sign Extension Instruction |  |  |  |
| SEX | Sign extend <br> 8-Bit operand | Sign-extended (A, B, or CCR) $\Rightarrow$ |  |
| $D, X, Y$, or SP |  |  |  |

### 5.6 Move Instructions

Move instructions move (copy) data bytes or words from a source ( $M_{1}$ or $\mathrm{M}: \mathrm{M}+1_{1}$ ) to a destination ( $\mathrm{M}_{2}$ or $\mathrm{M}: \mathrm{M}+1_{2}$ ) in memory. Six combinations of immediate, extended, and indexed addressing are allowed to specify source and destination addresses (IMM $\Rightarrow$ EXT, $I M M \Rightarrow I D X, E X T \Rightarrow E X T, E X T \Rightarrow I D X, I D X \Rightarrow E X T, I D X \Rightarrow I D X)$.
Addressing mode combinations with immediate for the destination would not be useful.

Table 5-3 shows byte and word move instructions.
Table 5-3. Move Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| MOVB | Move byte (8-bit) | $\left(M_{1}\right) \Rightarrow M_{2}$ |
| MOVW | Move word (16-bit) | $\left(M: M+1_{1}\right) \Rightarrow M: M+1_{2}$ |

### 5.7 Addition and Subtraction Instructions

Signed and unsigned 8- and 16-bit addition can be performed between registers or between registers and memory. Special instructions support index calculation. Instructions that add the carry bit in the condition code register (CCR) facilitate multiple precision computation.

Signed and unsigned 8- and 16-bit subtraction can be performed between registers or between registers and memory. Special instructions support index calculation. Instructions that subtract the carry bit in the CCR facilitate multiple precision computation. Refer to Table 5-4 for addition and subtraction instructions.

Load effective address (LEAS, LEAX, and LEAY) instructions could also be considered as specialized addition and subtraction instructions. See 5.26 Pointer and Index Calculation Instructions for more information.

Table 5-4. Addition and Subtraction Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| Addition Instructions |  |  |
| ABA | Add B to A | $(\mathrm{A})+(\mathrm{B}) \Rightarrow \mathrm{A}$ |
| ABX | Add $B$ to $X$ | $(\mathrm{B})+(\mathrm{X}) \Rightarrow \mathrm{X}$ |
| ABY | Add B to Y | $(\mathrm{B})+(\mathrm{Y}) \Rightarrow \mathrm{Y}$ |
| ADCA | Add with carry to A | (A) $+(\mathrm{M})+\mathrm{C} \Rightarrow \mathrm{A}$ |
| ADCB | Add with carry to B | (B) $+(\mathrm{M})+\mathrm{C} \Rightarrow \mathrm{B}$ |
| ADDA | Add without carry to A | (A) $+(\mathrm{M}) \Rightarrow \mathrm{A}$ |
| ADDB | Add without carry to B | (B) $+(\mathrm{M}) \Rightarrow \mathrm{B}$ |
| ADDD | Add to D | $(A: B)+(M: M+1) \Rightarrow A: B$ |
| Subtraction Instructions |  |  |
| SBA | Subtract B from A | (A) - (B) $\Rightarrow \mathrm{A}$ |
| SBCA | Subtract with borrow from A | (A) - (M) - C $\Rightarrow A$ |
| SBCB | Subtract with borrow from B | (B) $-(\mathrm{M})-\mathrm{C} \Rightarrow \mathrm{B}$ |
| SUBA | Subtract memory from A | (A) $-(\mathrm{M}) \Rightarrow \mathrm{A}$ |
| SUBB | Subtract memory from B | (B) $-(M) \Rightarrow B$ |
| SUBD | Subtract memory from D (A:B) | (D) $-(M: M+1) \Rightarrow D$ |

### 5.8 Binary-Coded Decimal Instructions

To add binary-coded decimal (BCD) operands, use addition instructions that set the half-carry bit in the CCR, then adjust the result with the decimal adjust A (DAA) instruction. Table $5-5$ is a summary of instructions that can be used to perform BCD operations.

Table 5-5. BCD Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| ABA | Add B to $A$ | $(A)+(B) \Rightarrow A$ |
| ADCA | Add with carry to $A$ | $(A)+(M)+C \Rightarrow A$ |
| ADCB $^{(1)}$ | Add with carry to $B$ | $(B)+(M)+C \Rightarrow B$ |
| ADDA $^{(1)}$ | Add memory to $A$ | $(A)+(M) \Rightarrow A$ |
| ADDB | Add memory to B | $(B)+(M) \Rightarrow B$ |
| DAA | Decimal adjust A | $(A) 10$ |

1. These instructions are not normally used for BCD operations because, although they affect H correctly, they do not leave the result in the correct accumulator (A) to be used with the DAA instruction. Thus additional steps would be needed to adjust the result to correct BCD form.

### 5.9 Decrement and Increment Instructions

The decrement and increment instructions are optimized 8- and 16-bit addition and subtraction operations. They are generally used to implement counters. Because they do not affect the carry bit in the CCR, they are particularly well suited for loop counters in multiple-precision computation routines. Refer to 5.21 Loop Primitive Instructions for information concerning automatic counter branches. Table 5-6 is a summary of decrement and increment instructions.

Table 5-6. Decrement and Increment Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| Decrement Instructions |  |  |
| DEC | Decrement memory | (M) - \$01 $\Rightarrow \mathrm{M}$ |
| DECA | Decrement A | (A) - \$01 $\Rightarrow \mathrm{A}$ |
| DECB | Decrement B | (B) - \$01 $\Rightarrow$ B |
| DES | Decrement SP | (SP) - \$0001 $\Rightarrow$ SP |
| DEX | Decrement X | (X) - \$0001 $\Rightarrow$ X |
| DEY | Decrement Y | $(\mathrm{Y})-\$ 0001 \Rightarrow \mathrm{Y}$ |
| Increment Instructions |  |  |
| INC | Increment memory | $(\mathrm{M})+\$ 01 \Rightarrow \mathrm{M}$ |
| INCA | Increment A | (A) + \$01 $\Rightarrow \mathrm{A}$ |
| INCB | Increment B | (B) + \$01 $\Rightarrow$ B |
| INS | Increment SP | $(\mathrm{SP})+\$ 0001 \Rightarrow$ SP |
| INX | Increment X | $(\mathrm{X})+\$ 0001 \Rightarrow \mathrm{X}$ |
| INY | Increment Y | $(\mathrm{Y})+\$ 0001 \Rightarrow \mathrm{Y}$ |

### 5.10 Compare and Test Instructions

Compare and test instructions perform subtraction between a pair of registers or between a register and memory. The result is not stored, but condition codes are set by the operation. These instructions are generally used to establish conditions for branch instructions. In this architecture, most instructions update condition code bits automatically, so it is often unnecessary to include separate test or compare instructions. Table 5-7 is a summary of compare and test instructions.

Table 5-7. Compare and Test Instructions

| Mnemonic | Function | Operation |  |
| :---: | :---: | :---: | :---: |
| Compare Instructions |  |  |  |
| CBA | Compare A to B | (A) - (B) |  |
| CMPA | Compare A to memory | (A) - (M) |  |
| CMPB | Compare B to memory | (B) - (M) |  |
| CPD | Compare D to memory (16-bit) | (A : B) - (M : M + 1) |  |
| CPS | Compare SP to memory (16-bit) | (SP) - (M : M + 1) |  |
| CPX | Compare X to memory (16-bit) | $(\mathrm{X})-(\mathrm{M}: \mathrm{M}+1)$ |  |
| CPY | Compare Y to memory (16-bit) | $(Y)-(M: M+1)$ |  |
| Test Instructions |  |  |  |
| TST | Test memory for zero or minus | (M) $-\$ 00$ |  |
| TSTA | Test A for zero or minus | (A) $-\$ 00$ |  |
| TSTB | Test B for zero or minus | (B) $-\$ 00$ |  |

### 5.11 Boolean Logic Instructions

The Boolean logic instructions perform a logic operation between an 8 -bit accumulator or the CCR and a memory value. AND, OR, and exclusive OR functions are supported. Table 5-8 summarizes logic instructions.

Table 5-8. Boolean Logic Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| ANDA | AND A with memory | $(A) \bullet(M) \Rightarrow A$ |
| ANDB | AND B with memory | $(B) \bullet(M) \Rightarrow B$ |
| ANDCC | AND CCR with memory (clear CCR bits) | $(C C R) \bullet(M) \Rightarrow C C R$ |
| EORA | Exclusive OR A with memory | $(A) \oplus(M) \Rightarrow A$ |
| EORB | Exclusive OR B with memory | $(B) \oplus(M) \Rightarrow B$ |
| ORAA | OR A with memory | $(A)+(M) \Rightarrow A$ |
| ORAB | OR B with memory | $(B)+(M) \Rightarrow B$ |
| ORCC | OR CCR with memory (set CCR bits) | $(C C R)+(M) \Rightarrow C C R$ |

### 5.12 Clear, Complement, and Negate Instructions

Each of the clear, complement, and negate instructions performs a specific binary operation on a value in an accumulator or in memory. Clear operations clear the value to 0 , complement operations replace the value with its one's complement, and negate operations replace the value with its two's complement. Table 5-9 is a summary of clear, complement, and negate instructions.

Table 5-9. Clear, Complement, and Negate Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| CLC | Clear C bit in CCR | $0 \Rightarrow C$ |
| CLI | Clear I bit in CCR | $0 \Rightarrow I$ |
| CLR | Clear memory | $\$ 00 \Rightarrow M$ |
| CLRA | Clear $A$ | $\$ 00 \Rightarrow A$ |
| CLRB | Clear B | $\$ 00 \Rightarrow B$ |
| CLV | Clear V bit in CCR | $0 \Rightarrow V$ |
| COM | One's complement memory | $\$ F F-(M) \Rightarrow M$ or $(\bar{M}) \Rightarrow M$ |
| COMA | One's complement $A$ | $\$ F F-(A) \Rightarrow A$ or $(\bar{A}) \Rightarrow A$ |
| COMB | One's complement B | $\$ F F-(B) \Rightarrow B$ or $(\bar{B}) \Rightarrow B$ |
| NEG | Two's complement memory | $\$ 00-(M) \Rightarrow M$ or $(\bar{M})+1 \Rightarrow M$ |
| NEGA | Two's complement $A$ | $\$ 00-(A) \Rightarrow A$ or $(\bar{A})+1 \Rightarrow A$ |
| NEGB | Two's complement $B$ | $\$ 00-(B) \Rightarrow B$ or $(\bar{B})+1 \Rightarrow B$ |

### 5.13 Multiplication and Division Instructions

There are instructions for signed and unsigned 8- and 16-bit multiplication. Eight-bit multiplication operations have a 16 -bit product. Sixteen-bit multiplication operations have 32 -bit products.

Integer and fractional division instructions have 16-bit dividend, divisor, quotient, and remainder. Extended division instructions use a 32 -bit dividend and a 16 -bit divisor to produce a 16 -bit quotient and a 16 -bit remainder.

Table 5-10 is a summary of multiplication and division instructions.
Table 5-10. Multiplication and Division Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| Multiplication Instructions |  |  |
| EMUL | 16 by 16 multiply (unsigned) | $(\mathrm{D}) \times(\mathrm{Y}) \Rightarrow \mathrm{Y}: \mathrm{D}$ |
| EMULS | 16 by 16 multiply (signed) | $(\mathrm{D}) \times(\mathrm{Y}) \Rightarrow \mathrm{Y}: \mathrm{D}$ |
| MUL | 8 by 8 multiply (unsigned) | $(\mathrm{A}) \times(\mathrm{B}) \Rightarrow \mathrm{A}: \mathrm{B}$ |
| Division Instructions |  |  |
| EDIV | 32 by 16 divide (unsigned) | $(Y: D) \div(X) \Rightarrow Y$ <br> Remainder $\Rightarrow D$ |
| EDIVS | 32 by 16 divide (signed) | $(Y: D) \div(X) \Rightarrow Y$ <br> Remainder $\Rightarrow D$ |
| FDIV | 16 by 16 fractional divide | $(D) \div(X) \Rightarrow X$ <br> Remainder $\Rightarrow D$ |
| IDIV | 16 by 16 integer divide (unsigned) | $(D) \div(X) \Rightarrow X$ <br> Remainder $\Rightarrow D$ |
| IDIVS | 16 by 16 integer divide (signed) | $(D) \div(X) \Rightarrow X$ <br> Remainder $\Rightarrow D$ |

### 5.14 Bit Test and Manipulation Instructions

The bit test and manipulation operations use a mask value to test or change the value of individual bits in an accumulator or in memory. Bit test $A$ (BITA) and bit test $B$ (BITB) provide a convenient means of testing bits without altering the value of either operand. Table $5-11$ is a summary of bit test and manipulation instructions.

Table 5-11. Bit Test and Manipulation Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| BCLR | Clear bits in memory | $(M) \bullet(\overline{\mathrm{mm}}) \Rightarrow \mathrm{M}$ |
| BITA | Bit test A | $(\mathrm{A}) \bullet(\mathrm{M})$ |
| BITB | Bit test B | $(\mathrm{B}) \bullet(\mathrm{M})$ |
| BSET | Set bits in memory | $(\mathrm{M})+(\mathrm{mm}) \Rightarrow \mathrm{M}$ |

### 5.15 Shift and Rotate Instructions

There are shifts and rotates for all accumulators and for memory bytes. All pass the shifted-out bit through the C status bit to facilitate multiple-byte operations. Because logical and arithmetic left shifts are identical, there are no separate logical left shift operations. Logic shift left (LSL) mnemonics are assembled as arithmetic shift left memory (ASL) operations. Table 5-12 shows shift and rotate instructions.

Table 5-12. Shift and Rotate Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| Logical Shifts |  |  |
| $\begin{aligned} & \text { LSL } \\ & \text { LSLA } \\ & \text { LSLB } \end{aligned}$ | Logic shift left memory Logic shift left A Logic shift left B |  |
| LSLD | Logic shift left D |  |
| $\begin{aligned} & \hline \text { LSR } \\ & \text { LSRA } \\ & \text { LSRB } \end{aligned}$ | Logic shift right memory Logic shift right A Logic shift right B |  |
| LSRD | Logic shift right D |  |
| Arithmetic Shifts |  |  |
| ASL ASLA ASLB | Arithmetic shift left memory Arithmetic shift left A Arithmetic shift left B |  |
| ASLD | Arithmetic shift left D |  |
| ASR ASRA ASRB | Arithmetic shift right memory Arithmetic shift right A Arithmetic shift right $B$ |  |
| Rotates |  |  |
| ROL ROLA ROLB | Rotate left memory through carry Rotate left A through carry Rotate left B through carry |  |
| ROR RORA RORB | Rotate right memory through carry Rotate right A through carry Rotate right $B$ through carry |  |

### 5.16 Fuzzy Logic Instructions

The CPU12 instruction set includes instructions that support efficient processing of fuzzy logic operations. The descriptions of fuzzy logic instructions given here are functional overviews. Table 5-13 summarizes the fuzzy logic instructions. Refer to Section 9. Fuzzy Logic Support for detailed discussion.

### 5.16.1 Fuzzy Logic Membership Instruction

The membership function (MEM) instruction is used during the fuzzification process. During fuzzification, current system input values are compared against stored input membership functions to determine the degree to which each label of each system input is true. This is accomplished by finding the $y$ value for the current input on a trapezoidal membership function for each label of each system input. The MEM instruction performs this calculation for one label of one system input. To perform the complete fuzzification task for a system, several MEM instructions must be executed, usually in a program loop structure.

### 5.16.2 Fuzzy Logic Rule Evaluation Instructions

The MIN-MAX rule evaluation (REV and REVW) instructions perform MIN-MAX rule evaluations that are central elements of a fuzzy logic inference program. Fuzzy input values are processed using a list of rules from the knowledge base to produce a list of fuzzy outputs. The REV instruction treats all rules as equally important. The REVW instruction allows each rule to have a separate weighting factor. The two rule evaluation instructions also differ in the way rules are encoded into the knowledge base. Because they require a number of cycles to execute, rule evaluation instructions can be interrupted. Once the interrupt has been serviced, instruction execution resumes at the point the interrupt occurred.

### 5.16.3 Fuzzy Logic Weighted Averate Instruction

The weighted average (WAV) instruction computes a sum-of-products and a sum-of-weights used for defuzzification. To be usable, the fuzzy outputs produced by rule evaluation must be defuzzified to produce a single output value which represents the combined effect of all of the fuzzy outputs. Fuzzy outputs correspond to the labels of a system output and each is defined by a membership function in the knowledge base. The CPU12 typically uses singletons for output membership functions rather than the trapezoidal shapes used for inputs. As with inputs, the $x$-axis represents the range of possible values for a system output. Singleton membership functions consist of the x-axis position for a label of the system output. Fuzzy outputs correspond to the y-axis height of the corresponding output membership function. The WAV instruction calculates the numerator and denominator sums for a weighted average of the fuzzy outputs. Because WAV requires a number of cycles to execute, it can be interrupted. The WAVR pseudo-instruction causes execution to resume at the point where it was interrupted.

Table 5-13. Fuzzy Logic Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| MEM | Membership function | $\begin{gathered} \mu(\text { grade }) \Rightarrow \mathrm{M}_{(\mathrm{Y})} \\ (\mathrm{X})+4 \Rightarrow \mathrm{X} ;(\mathrm{Y})+1 \Rightarrow \mathrm{Y} ; \mathrm{A} \text { unchanged } \\ \text { if }(\mathrm{A})<\mathrm{P} 1 \text { or }(\mathrm{A})>\mathrm{P} 2, \text { then } \mu=0, \text { else } \\ \mu=\mathrm{MIN}[((\mathrm{~A})-\mathrm{P} 1) \times \mathrm{S} 1,(\mathrm{P} 2-(\mathrm{A})) \times \mathrm{S} 2, \$ \mathrm{FF}] \\ \text { where: } \\ \mathrm{A}=\text { current crisp input value } \\ \mathrm{X} \text { points to a 4-byte data structure } \\ \text { that describes a trapezoidal membership } \\ \text { function as base intercept } \\ \text { points and slopes (P1, P2, S1, S2) } \\ \mathrm{Y} \text { points at fuzzy input (RAM location) } \end{gathered}$ |

Table 5-13. Fuzzy Logic Instructions (Continued)

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| REV | MIN-MAX rule evaluation | Find smallest rule input (MIN) <br> Store to rule outputs unless fuzzy output is larger (MAX) <br> Rules are unweighted <br> Each rule input is an 8-bit offset from a base address in $Y$ <br> Each rule output is an 8-bit offset from a base address in $Y$ <br> \$FE separates rule inputs from rule outputs \$FF terminates the rule list <br> REV can be interrupted |
| REVW | MIN-MAX rule evaluation | Find smallest rule input (MIN) <br> Multiply by a rule weighting factor (optional) <br> Store to rule outputs unless fuzzy output is larger (MAX) <br> Each rule input is the 16 -bit address of a fuzzy input <br> Each rule output is the 16 -bit address of a fuzzy output <br> Address \$FFFE separates rule inputs from rule outputs \$FFFF terminates the rule list Weights are 8 -bit values in a separate table <br> REVW can be interrupted |
| WAV | Calculates numerator (sum of products) and denominator (sum of weights) for weighted average calculation Results are placed in correct registers for EDIV immediately after WAV | $\sum_{i=1}^{B} S_{i} F_{i} \Rightarrow Y: D$ $\sum_{i=1}^{B} F_{i} \Rightarrow X$ |
| WAVR | Resumes execution of interrupted WAV instruction | Recover immediate results from stack rather than initializing them to 0 . |

### 5.17 Maximum and Minimum Instructions

The maximum (MAX) and minimum (MIN) instructions are used to make comparisons between an accumulator and a memory location. These instructions can be used for linear programming operations, such as simplex-method optimization, or for fuzzification.

MAX and MIN instructions use accumulator A to perform 8-bit comparisons, while EMAX and EMIN instructions use accumulator D to perform 16-bit comparisons. The result (maximum or minimum value) can be stored in the accumulator (EMAXD, EMIND, MAXA, MINA) or the memory address (EMAXM, EMINM, MAXM, MINM).

Table 5-14 is a summary of minimum and maximum instructions.

Table 5-14. Minimum and Maximum Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
|  | Minimum Instructions |  |
| EMIND | MIN of two unsigned 16-bit values <br> result to accumulator | MIN ((D), (M : M + 1)) $\Rightarrow D$ |
| EMINM | MIN of two unsigned 16-bit values <br> result to memory | MIN ((D), (M : M + 1)) $\Rightarrow \mathrm{M}: \mathrm{M}+1$ |
| MINA | MIN of two unsigned 8-bit values <br> result to accumulator | MIN ((A), (M)) $\Rightarrow A$ |
| MINM | MIN of two unsigned 8-bit values <br> result to memory | MIN ((A), (M)) $\Rightarrow M$ |
| EMAXD | MAX of two unsigned 16-bit values <br> result to accumulator | MAX ((D), (M : M + 1)) $\Rightarrow D$ |
| EMAXM | MAX of two unsigned 16-bit values <br> result to memory | MAX ((D), (M : M + 1))) $\Rightarrow M: M+1$ |
| MAXA | MAX of two unsigned 8-bit values <br> result to accumulator | MAX ((A), (M)) $\Rightarrow A$ |
| MAXM | MAX of two unsigned 8-bit values <br> result to memory | MAX ((A), (M)) $\Rightarrow M$ |

### 5.18 Multiply and Accumulate Instruction

The multiply and accumulate (EMACS) instruction multiplies two 16-bit operands stored in memory and accumulates the 32-bit result in a third memory location. EMACS can be used to implement simple digital filters and defuzzification routines that use 16-bit operands. The WAV instruction incorporates an 8- to 16-bit multiply and accumulate operation that obtains a numerator for the weighted average calculation. The EMACS instruction can automate this portion of the averaging operation when 16 -bit operands are used. Table $5-15$ shows the EMACS instruction.

Table 5-15. Multiply and Accumulate Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| EMACS | Multiply and accumulate (signed) <br>  16 bit by 16 bit $\Rightarrow 32$ bit |  | | $\left(\left(M_{(X)}: M_{(X+1)}\right) \times\left(M_{(Y)}: M_{(Y+1)}\right)\right)$ |
| :---: |
| $+(M \sim M+3) \Rightarrow M \sim M+3$ |

### 5.19 Table Interpolation Instructions

The table interpolation instructions (TBL and ETBL) interpolate values from tables stored in memory. Any function that can be represented as a series of linear equations can be represented by a table of appropriate size. Interpolation can be used for many purposes, including tabular fuzzy logic membership functions. TBL uses 8-bit table entries and returns an 8-bit result; ETBL uses 16-bit table entries and returns a 16 -bit result. Use of indexed addressing mode provides great flexibility in structuring tables.

Consider each of the successive values stored in a table to be y-values for the endpoint of a line segment. The value in the $B$ accumulator before instruction execution begins represents the change in $x$ from the beginning of the line segment to the lookup point divided by total change in $x$ from the beginning to the end of the line segment. $B$ is treated as an 8 -bit binary fraction with radix point left of the MSB, so each line segment is effectively divided into 256 smaller segments. During instruction execution, the change in y between the beginning and end of the segment (a signed byte for TBL or a signed word for ETBL) is multiplied by the content of the $B$ accumulator to obtain an intermediate delta-y term. The result (stored in the A accumulator by TBL, and in the D
accumulator by ETBL) is the y-value of the beginning point plus the signed intermediate delta-y value. Table $5-16$ shows the table interpolation instructions.

Table 5-16. Table Interpolation Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| ETBL | 16-bit table lookup <br> and interpolate <br> (no indirect addressing <br> modes allowed) | $(M: M+1)+[(B) \times((M+2: M+3)$ <br> $-(M: M+1))] \Rightarrow D$ <br> Initialize $B$, and index before ETBL. <br> <ea> points to the first table entry $(M) M+1)$ <br> $B$ is fractional part of lookup value |
| TBL | 8-bit table lookup <br> and interpolate <br> (no indirect addressing <br> modes allowed) | $(M)+[(B) \times((M+1)-(M))] \Rightarrow A$ <br> Initialize $B$, and index before TBL. <br> <ea> points to the first 8-bit table entry ( $M$ ) <br> $B$ is fractional part of lookup value. |

### 5.20 Branch Instructions

Branch instructions cause a sequence to change when specific conditions exist. The CPU12 uses three kinds of branch instructions. These are short branches, long branches, and bit condition branches.

Branch instructions can also be classified by the type of condition that must be satisfied in order for a branch to be taken. Some instructions belong to more than one classification. For example:

- Unary branch instructions always execute.
- Simple branches are taken when a specific bit in the condition code register is in a specific state as a result of a previous operation.
- Unsigned branches are taken when comparison or test of unsigned quantities results in a specific combination of condition code register bits.
- Signed branches are taken when comparison or test of signed quantities results in a specific combination of condition code register bits.


### 5.20.1 Short Branch Instructions

Short branch instructions operate this way: When a specified condition is met, a signed 8 -bit offset is added to the value in the program counter. Program execution continues at the new address.

The numeric range of short branch offset values is $\$ 80(-128)$ to $\$ 7 \mathrm{~F}$ (127) from the address of the next memory location after the offset value.

Table 5-17 is a summary of the short branch instructions.
Table 5-17. Short Branch Instructions

| Mnemonic | Function |  | Equation or Operation |
| :---: | :---: | :---: | :---: |
| Unary Branches |  |  |  |
| BRA | Branch always |  | 1 = 1 |
| BRN | Branch never |  | $1=0$ |
| Simple Branches |  |  |  |
| BCC | Branch if carry clear |  | $\mathrm{C}=0$ |
| BCS | Branch if carry set |  | C = 1 |
| BEQ | Branch if equal |  | $\mathrm{Z}=1$ |
| BMI | Branch if minus |  | N = 1 |
| BNE | Branch if not equal |  | $\mathrm{Z}=0$ |
| BPL | Branch if plus |  | $\mathrm{N}=0$ |
| BVC | Branch if overflow clear |  | $\mathrm{V}=0$ |
| BVS | Branch if overflow set |  | $\mathrm{V}=1$ |
| Unsigned Branches |  |  |  |
|  |  | Relation |  |
| BHI | Branch if higher | R > M | $\mathrm{C}+\mathrm{Z}=0$ |
| BHS | Branch if higher or same | $\mathrm{R} \geq \mathrm{M}$ | C = 0 |
| BLO | Branch if lower | $\mathrm{R}<\mathrm{M}$ | $\mathrm{C}=1$ |
| BLS | Branch if lower or same | $\mathrm{R} \leq \mathrm{M}$ | $C+Z=1$ |
| Signed Branches |  |  |  |
| BGE | Branch if greater than or equal | $R \geq M$ | $\mathrm{N} \oplus \mathrm{V}=0$ |
| BGT | Branch if greater than | $R>M$ | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ |
| BLE | Branch if less than or equal | $\mathrm{R} \leq \mathrm{M}$ | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ |
| BLT | Branch if less than | $\mathrm{R}<\mathrm{M}$ | $\mathrm{N} \oplus \mathrm{V}=1$ |

### 5.20.2 Long Branch Instructions

Long branch instructions operate this way: When a specified condition is met, a signed 16-bit offset is added to the value in the program counter. Program execution continues at the new address. Long branches are used when large displacements between decision-making steps are necessary.

The numeric range of long branch offset values is $\$ 8000(-32,768)$ to $\$ 7 F F F(32,767)$ from the address of the next memory location after the offset value. This permits branching from any location in the standard 64-Kbyte address map to any other location in the 64-Kbyte map.

Table 5-18 is a summary of the long branch instructions.
Table 5-18. Long Branch Instructions

| Mnemonic | Function | Equation or Operation |
| :---: | :---: | :---: |
| Unary Branches |  |  |
| LBRA | Long branch always | $1=1$ |
| LBRN | Long branch never | $1=0$ |
| Simple Branches |  |  |
| LBCC | Long branch if carry clear | $\mathrm{C}=0$ |
| LBCS | Long branch if carry set | $\mathrm{C}=1$ |
| LBEQ | Long branch if equal | $\mathrm{Z}=1$ |
| LBMI | Long branch if minus | $\mathrm{N}=1$ |
| LBNE | Long branch if not equal | $\mathrm{Z}=0$ |
| LBPL | Long branch if plus | $\mathrm{N}=0$ |
| LBVC | Long branch if overflow clear | $\mathrm{V}=0$ |
| LBVS | Long branch if overflow set | $\mathrm{V}=1$ |
| Unsigned Branches |  |  |
| LBHI | Long branch if higher | $\mathrm{C}+\mathrm{Z}=0$ |
| LBHS | Long branch if higher or same | $\mathrm{C}=0$ |
| LBLO | Long branch if lower | $\mathrm{Z}=1$ |
| LBLS | Long branch if lower or same | $\mathrm{C}+\mathrm{Z}=1$ |
| Signed Branches |  |  |
| LBGE | Long branch if greater than or equal | $\mathrm{N} \oplus \mathrm{V}=0$ |
| LBGT | Long branch if greater than | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ |
| LBLE | Long branch if less than or equal | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ |
| LBLT | Long branch if less than | $\mathrm{N} \oplus \mathrm{V}=1$ |

### 5.20.3 Bit Condition Branch Instructions

The bit condition branches are taken when bits in a memory byte are in a specific state. A mask operand is used to test the location. If all bits in that location that correspond to ones in the mask are set (BRSET) or cleared (BRCLR), the branch is taken.

The numeric range of 8-bit offset values is $\$ 80(-128)$ to $\$ 7 \mathrm{~F}$ (127) from the address of the next memory location after the offset value.

Table 5-19 is a summary of bit condition branches.
Table 5-19. Bit Condition Branch Instructions

| Mnemonic | Function | Equation or Operation |
| :---: | :---: | :---: |
| BRCLR | Branch if selected bits clear | $(\mathrm{M}) \bullet(\mathrm{mm})=0$ |
| BRSET | Branch if selected bits set | $(\overline{\mathrm{M}}) \bullet(\mathrm{mm})=0$ |

### 5.21 Loop Primitive Instructions

The loop primitives can also be thought of as counter branches. The instructions test a counter value in a register or accumulator (A, B, D, X, Y , or SP) for zero or non-zero value as a branch condition. There are predecrement, preincrement, and test-only versions of these instructions.

The numeric range of 9 -bit offset values is $\$ 100(-256)$ to $\$ 0$ FF (255) from the address of the next memory location after the offset value.

Table 5-20 is a summary of loop primitive branches.
Table 5-20. Loop Primitive Instructions

| Mnemonic | Function | Equation or Operation |
| :---: | :---: | :---: |
| DBEQ | $\begin{aligned} & \text { Decrement counter and branch if }=0 \\ & \text { (counter = A, B, D, X, Y, or SP) } \end{aligned}$ | (counter) $-1 \Rightarrow$ counter <br> If (counter) $=0$, then branch; else continue to next instruction |
| DBNE | ```Decrement counter and branch if }= (counter = A, B, D, X, Y, or SP)``` | (counter) $-1 \Rightarrow$ counter <br> If (counter) not $=0$, then branch; else continue to next instruction |
| IBEQ | $\begin{aligned} & \text { Increment counter and branch if }=0 \\ & (\text { counter }=A, B, D, X, Y, \text { or } S P) \end{aligned}$ | (counter) $+1 \Rightarrow$ counter <br> If (counter) $=0$, then branch; else continue to next instruction |
| IBNE | $\begin{aligned} & \text { Increment counter and branch if } \neq 0 \\ & \text { (counter }=\mathrm{A}, \mathrm{~B}, \mathrm{D}, \mathrm{X}, \mathrm{Y}, \text { or } \mathrm{SP} \text { ) } \end{aligned}$ | (counter) $+1 \Rightarrow$ counter <br> If (counter) not $=0$, then branch; else continue to next instruction |
| TBEQ | Test counter and branch if $=0$ (counter = A, B, D, X,Y, or SP) | If (counter) $=0$, then branch; else continue to next instruction |
| TBNE | Test counter and branch if $\neq 0$ (counter = A, B, D, X, Y, or SP) | If (counter) not $=0$, then branch; else continue to next instruction |

### 5.22 Jump and Subroutine Instructions

Jump (JMP) instructions cause immediate changes in sequence. The JMP instruction loads the PC with an address in the 64-Kbyte memory map, and program execution continues at that address. The address can be provided as an absolute 16 -bit address or determined by various forms of indexed addressing.

Subroutine instructions optimize the process of transferring control to a code segment that performs a particular task. A short branch (BSR), a jump to subroutine (JSR), or an expanded-memory call (CALL) can be used to initiate subroutines. There is no LBSR instruction, but a PC-relative JSR performs the same function. A return address is stacked, then execution begins at the subroutine address. Subroutines in the normal 64-Kbyte address space are terminated with a return-from-subroutine (RTS) instruction. RTS unstacks the return address so that execution resumes with the instruction after BSR or JSR.

The call subroutine in expanded memory (CALL) instruction is intended for use with expanded memory. CALL stacks the value in the PPAGE register and the return address, then writes a new value to PPAGE to select the memory page where the subroutine resides. The page value is an immediate operand in all addressing modes except indexed indirect modes; in these modes, an operand points to locations in memory where the new page value and subroutine address are stored. The return from call (RTC) instruction is used to terminate subroutines in expanded memory. RTC unstacks the PPAGE value and the return address so that execution resumes with the next instruction after CALL. For software compatibility, CALL and RTC execute correctly on devices that do not have expanded addressing capability. Table 5-21 summarizes the jump and subroutine instructions.

Table 5-21. Jump and Subroutine Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| BSR | Branch to subroutine | $\begin{gathered} \mathrm{SP}-2 \Rightarrow \mathrm{SP} \\ \mathrm{RTN}_{\mathrm{H}}: \mathrm{RTN}_{\mathrm{L}} \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)} \\ \text { Subroutine address } \Rightarrow \mathrm{PC} \end{gathered}$ |
| CALL | Call subroutine in expanded memory | $\begin{gathered} \mathrm{SP}-2 \Rightarrow \mathrm{SP} \\ \text { RTN }_{\mathrm{H}}: \mathrm{RTN}_{\mathrm{L}} \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)} \\ \text { SP }-1 \Rightarrow \mathrm{SP} \\ \text { (PPAGE) } \Rightarrow \mathrm{M}_{(\mathrm{SP})} \\ \text { Page } \Rightarrow \text { PPAGE } \\ \text { Subroutine address } \Rightarrow \mathrm{PC} \end{gathered}$ |
| JMP | Jump | Address $\Rightarrow \mathrm{PC}$ |
| JSR | Jump to subroutine | $\begin{gathered} \mathrm{SP}-2 \Rightarrow \mathrm{SP} \\ \mathrm{RTN}_{\mathrm{H}}: \mathrm{RTN}_{\mathrm{L}} \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)} \\ \text { Subroutine address } \Rightarrow \mathrm{PC} \end{gathered}$ |
| RTC | Return from call | $\begin{gathered} M_{(S P)} \Rightarrow P P A G E \\ S P+1 \Rightarrow S P \\ M_{(S P)}: M_{(S P+1)} \Rightarrow P C_{H}: P C_{L} \\ S P+2 \Rightarrow S P \end{gathered}$ |
| RTS | Return from subroutine | $\begin{aligned} & M_{(S P)}: M_{(S P+1)} \Rightarrow P C_{H}: P C_{L} \\ & S P+2 \Rightarrow S P \end{aligned}$ |

### 5.23 Interrupt Instructions

Interrupt instructions handle transfer of control to a routine that performs a critical task. Software interrupts are a type of exception. Section 7. Exception Processing covers interrupt exception processing in detail.

The software interrupt (SWI) instruction initiates synchronous exception processing. First, the return PC value is stacked. After CPU context is stacked, execution continues at the address pointed to by the SWI vector.

Execution of the SWI instruction causes an interrupt without an interrupt service request. SWI is not inhibited by global mask bits I and X in the CCR, and execution of SWI sets the I mask bit. Once an SWI interrupt begins, maskable interrupts are inhibited until the I bit in the CCR is cleared. This typically occurs when a return from interrupt (RTI) instruction at the end of the SWI service routine restores context.

The CPU12 uses a variation of the software interrupt for unimplemented opcode trapping. There are opcodes in all 256 positions in the page 1 opcode map, but only 54 of the 256 positions on page 2 of the opcode map are used. If the CPU attempts to execute one of the unimplemented opcodes on page 2, an opcode trap interrupt occurs. Traps are essentially interrupts that share the \$FFF8:\$FFF9 interrupt vector.

The RTI instruction is used to terminate all exception handlers, including interrupt service routines. RTI first restores the CCR, B:A, X, Y, and the return address from the stack. If no other interrupt is pending, normal execution resumes with the instruction following the last instruction that executed prior to interrupt.

Table 5-22 is a summary of interrupt instructions.
Table 5-22. Interrupt Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| RTI | Return from interrupt | $\begin{gathered} \left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{CCR} ;(\mathrm{SP})+\$ 0001 \Rightarrow \mathrm{SP} \\ \left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{B}: \mathrm{A} ;(\mathrm{SP})+\$ 0002 \Rightarrow \mathrm{SP} \\ \left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{X}_{\mathrm{H}}: \mathrm{X}_{\mathrm{L}} ;(\mathrm{SP})+\$ 0004 \Rightarrow \mathrm{SP} \\ \left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{PC}_{H}: \mathrm{PC}_{\mathrm{L}} ;(\mathrm{SP})+\$ 0002 \Rightarrow \mathrm{SP} \\ \left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{Y}_{H}: \mathrm{Y}_{\mathrm{L}} ;(\mathrm{SP})+\$ 0004 \Rightarrow \mathrm{SP} \end{gathered}$ |
| SWI | Software interrupt | $\begin{gathered} S P-2 \Rightarrow S P ; R T N_{H}: R T N_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; Y_{H}: Y_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; X_{H}: X_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; B: A \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-1 \Rightarrow S P ; C C R \Rightarrow M_{(S P)} \end{gathered}$ |
| TRAP | Unimplemented opcode interrupt | $\begin{gathered} S P-2 \Rightarrow S P ; R T N_{H}: R T N_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; Y_{H}: Y_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; X_{H}: X_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; B: A \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-1 \Rightarrow S P ; C C R \Rightarrow M_{(S P)} \end{gathered}$ |

### 5.24 Index Manipulation Instructions

The index manipulation instructions perform 8 - and 16 -bit operations on the three index registers and accumulators, other registers, or memory, as shown in Table 5-23.

Table 5-23. Index Manipulation Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| Addition Instructions |  |  |
| ABX | Add B to X | (B) + (X) $\Rightarrow \mathrm{X}$ |
| ABY | Add B to Y | (B) $+(\mathrm{Y}) \Rightarrow \mathrm{Y}$ |
| Compare Instructions |  |  |
| CPS | Compare SP to memory | (SP) - $\mathrm{M}: \mathrm{M}+1$ ) |
| CPX | Compare X to memory | (X) - (M:M+1) |
| CPY | Compare Y to memory | (Y) - (M : M + 1) |
| Load Instructions |  |  |
| LDS | Load SP from memory | $\mathrm{M}: \mathrm{M}+1 \Rightarrow \mathrm{SP}$ |
| LDX | Load X from memory | $(\mathrm{M}: \mathrm{M}+1) \Rightarrow \mathrm{X}$ |
| LDY | Load Y from memory | $(\mathrm{M}: \mathrm{M}+1) \Rightarrow \mathrm{Y}$ |
| LEAS | Load effective address into SP | Effective address $\Rightarrow$ SP |
| LEAX | Load effective address into X | Effective address $\Rightarrow \mathrm{X}$ |
| LEAY | Load effective address into Y | Effective address $\Rightarrow \mathrm{Y}$ |
| Store Instructions |  |  |
| STS | Store SP in memory | $(\mathrm{SP}) \Rightarrow \mathrm{M}: \mathrm{M}+1$ |
| STX | Store X in memory | $(\mathrm{X}) \Rightarrow \mathrm{M}: \mathrm{M}+1$ |
| STY | Store Y in memory | $(\mathrm{Y}) \Rightarrow \mathrm{M}: \mathrm{M}+1$ |
| Transfer Instructions |  |  |
| TFR | Transfer register to register | $\begin{aligned} & \text { (A, B, CCR, D, X, Y, or SP) } \\ & \Rightarrow A, B, C C R, D, X, Y, \text { or } S P \end{aligned}$ |
| TSX | Transfer SP to X | $(\mathrm{SP}) \Rightarrow \mathrm{X}$ |
| TSY | Transfer SP to Y | $(\mathrm{SP}) \Rightarrow \mathrm{Y}$ |
| TXS | transfer $X$ to SP | $(\mathrm{X}) \Rightarrow \mathrm{SP}$ |
| TYS | transfer Y to SP | $(\mathrm{Y}) \Rightarrow \mathrm{SP}$ |
| Exchange Instructions |  |  |
| EXG | Exchange register to register | $\begin{gathered} \text { (A, B, CCR, D, X, Y, or SP) } \\ \Leftrightarrow(A, B, C C R, D, X, Y, \text { or } S P) \end{gathered}$ |
| XGDX | EXchange D with X | (D) $\Leftrightarrow(\mathrm{X})$ |
| XGDY | EXchange D with Y | (D) $\Leftrightarrow(\mathrm{Y})$ |

### 5.25 Stacking Instructions

The two types of stacking instructions, are shown in Table 5-24. Stack pointer instructions use specialized forms of mathematical and data transfer instructions to perform stack pointer manipulation. Stack operation instructions save information on and retrieve information from the system stack.

Table 5-24. Stacking Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| Stack Pointer Instructions |  |  |
| CPS | Compare SP to memory | (SP) - $(\mathrm{M}: \mathrm{M}+1)$ |
| DES | Decrement SP | (SP) - $1 \Rightarrow$ SP |
| INS | Increment SP | (SP) $+1 \Rightarrow$ SP |
| LDS | Load SP | $(\mathrm{M}: \mathrm{M}+1) \Rightarrow \mathrm{SP}$ |
| LEAS | Load effective address into SP | Effective address $\Rightarrow$ SP |
| STS | Store SP | $(S P) \Rightarrow M: M+1$ |
| TSX | Transfer SP to X | $(\mathrm{SP}) \Rightarrow \mathrm{X}$ |
| TSY | Transfer SP to Y | $(\mathrm{SP}) \Rightarrow \mathrm{Y}$ |
| TXS | Transfer X to SP | $(\mathrm{X}) \Rightarrow \mathrm{SP}$ |
| TYS | Transfer Y to SP | $(\mathrm{Y}) \Rightarrow \mathrm{SP}$ |
| Stack Operation Instructions |  |  |
| PSHA | Push A | (SP) - $1 \Rightarrow \mathrm{SP} ;(\mathrm{A}) \Rightarrow \mathrm{M}_{(\mathrm{SP})}$ |
| PSHB | Push B | $(\mathrm{SP})-1 \Rightarrow \mathrm{SP} ;(\mathrm{B}) \Rightarrow \mathrm{M}_{(\text {SP) }}$ |
| PSHC | Push CCR | $(S P)-1 \Rightarrow S P ;(A) \Rightarrow M_{(S P)}$ |
| PSHD | Push D | $(S P)-2 \Rightarrow S P ;(A: B) \Rightarrow M_{(S P)}: M_{(S P+1)}$ |
| PSHX | Push X | $(\mathrm{SP})-2 \Rightarrow \mathrm{SP} ;(\mathrm{X}) \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}$ |
| PSHY | Push Y | $(\mathrm{SP})-2 \Rightarrow \mathrm{SP} ;(\mathrm{Y}) \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}$ |
| PULA | Pull A | $\left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{A} ;(\mathrm{SP})+1 \Rightarrow \mathrm{SP}$ |
| PULB | Pull B | $\left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{B} ;(\mathrm{SP})+1 \Rightarrow \mathrm{SP}$ |
| PULC | Pull CCR | $\left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{CCR} ;(\mathrm{SP})+1 \Rightarrow \mathrm{SP}$ |
| PULD | Pull D | $\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{A}: \mathrm{B} ;(\mathrm{SP})+2 \Rightarrow \mathrm{SP}$ |
| PULX | Pull X | $\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{X} ;(\mathrm{SP})+2 \Rightarrow \mathrm{SP}$ |
| PULY | Pull Y | $\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{Y} ;(\mathrm{SP})+2 \Rightarrow \mathrm{SP}$ |

### 5.26 Pointer and Index Calculation Instructions

The load effective address instructions allow 5 -, 8 -, or 16 -bit constants or the contents of 8 -bit accumulators A and B or 16 -bit accumulator D to be added to the contents of the X and Y index registers, or to the SP .

Table 5-25 is a summary of pointer and index instructions.
Table 5-25. Pointer and Index Calculation Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| LEAS | Load result of indexed addressing mode <br> effective address calculation <br> into stack pointer | $r \pm$ constant $\Rightarrow \mathrm{SP}$ or <br> $(r)+($ accumulator $) \Rightarrow \mathrm{SP}$ <br> $r=X, Y, S P$, or $P C$ |
| LEAX | Load result of indexed addressing mode <br> effective address calculation <br> into $x$ index register | $r \pm$ constant $\Rightarrow X$ or <br> $(r)+($ accumulator $) \Rightarrow X$ <br> $r=X, Y, S P$, or $P C$ |
| LEAY | Load result of indexed addressing mode <br> effective address calculation <br> into $y$ index register | $r \pm$ constant $\Rightarrow Y$ or <br> $(r)+($ accumulator $) \Rightarrow Y$ <br> $r=X, Y, S P$, or $P C$ |

### 5.27 Condition Code Instructions

Condition code instructions are special forms of mathematical and data transfer instructions that can be used to change the condition code register. Table 5-26 shows instructions that can be used to manipulate the CCR.

Table 5-26. Condition Code Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| ANDCC | Logical AND CCR with memory | $(\mathrm{CCR}) \bullet(\mathrm{M}) \Rightarrow \mathrm{CCR}$ |
| CLC | Clear C bit | $0 \Rightarrow \mathrm{C}$ |
| CLI | Clear I bit | $0 \Rightarrow \mathrm{I}$ |
| CLV | Clear V bit | $0 \Rightarrow \mathrm{~V}$ |
| ORCC | Logical OR CCR with memory | $(\mathrm{CCR})+(\mathrm{M}) \Rightarrow \mathrm{CCR}$ |
| PSHC | Push CCR onto stack | $(\mathrm{SP})-1 \Rightarrow \mathrm{SP} ;(\mathrm{CCR}) \Rightarrow \mathrm{M}_{(\text {SP })}$ |
| PULC | Pull CCR from stack | $\left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{CCR} ;(\mathrm{SP})+1 \Rightarrow \mathrm{SP}$ |
| SEC | Set C bit | $1 \Rightarrow \mathrm{C}$ |
| SEI | Set I bit | $1 \Rightarrow \mathrm{I}$ |
| SEV | Set V bit | $1 \Rightarrow \mathrm{~V}$ |
| TAP | Transfer A to CCR | $(\mathrm{A}) \Rightarrow \mathrm{CCR}$ |
| TPA | Transfer CCR to A | $(C C R) \Rightarrow \mathrm{A}$ |

### 5.28 Stop and Wait Instructions

As shown in Table 5-27, two instructions put the CPU12 in an inactive state that reduces power consumption.

The stop instruction (STOP) stacks a return address and the contents of CPU registers and accumulators, then halts all system clocks.

The wait instruction (WAI) stacks a return address and the contents of CPU registers and accumulators, then waits for an interrupt service request; however, system clock signals continue to run.

Both STOP and WAI require that either an interrupt or a reset exception occur before normal execution of instructions resumes. Although both instructions require the same number of clock cycles to resume normal program execution after an interrupt service request is made, restarting after a STOP requires extra time for the oscillator to reach operating speed.

Table 5-27. Stop and Wait Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| STOP | Stop | $\begin{gathered} \text { SP - } 2 \Rightarrow S P ; R^{2} N_{H}: R_{L N} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; Y_{H}: Y_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; X_{H}: X_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; B: A \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-1 \Rightarrow S P ; C C R \Rightarrow M_{(S P)} \\ \text { Stop CPU clocks } \end{gathered}$ |
| WAI | Wait for interrupt | $\begin{gathered} S P-2 \Rightarrow S P ; R T N_{H}: R T N_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; Y_{H}: Y_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; X_{H}: X_{L} \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-2 \Rightarrow S P ; B: A \Rightarrow M_{(S P)}: M_{(S P+1)} \\ S P-1 \Rightarrow S P ; C C R \Rightarrow M_{(S P)} \end{gathered}$ |

### 5.29 Background Mode and Null Operations

Background debug mode (BDM) is a special CPU12 operating mode that is used for system development and debugging. Executing enter background debug mode (BGND) when BDM is enabled puts the CPU12 in this mode. For complete information, refer to Section 8. Development and Debug Support.

Null operations are often used to replace other instructions during software debugging. Replacing conditional branch instructions with branch never (BRN), for instance, permits testing a decision-making routine by disabling the conditional branch without disturbing the offset value.

Null operations can also be used in software delay programs to consume execution time without disturbing the contents of other CPU registers or memory.

Table 5-28 shows the BGND and null operation (NOP) instructions.

Table 5-28. Background Mode and Null Operation Instructions

| Mnemonic | Function | Operation |
| :---: | :---: | :---: |
| BGND | Enter background debug mode | If BDM enabled, enter BDM; <br> else resume normal processing |
| BRN | Branch never | Does not branch |
| LBRN | Long branch never | Does not branch |
| NOP | Null operation | - |

## Section 6. Instruction Glossary

### 6.1 Contents

6.2 Introduction ..... 97
6.3 Glossary Information. ..... 98
6.4 Condition Code Changes ..... 99
6.5 Object Code Notation ..... 100
6.6 Source Forms ..... 101
6.7 Cycle-by-Cycle Execution. ..... 104
6.8 Glossary ..... 109

### 6.2 Introduction

This section is a comprehensive reference to the CPU12 instruction set.

### 6.3 Glossary Information

The glossary contains an entry for each assembler mnemonic, in alphabetic order. Figure 6-1 is a representation of a glossary page.


Figure 6-1. Example Glossary Page

Each entry contains symbolic and textual descriptions of operation, information concerning the effect of operation on status bits in the condition code register, and a table that describes assembler syntax, address mode variations, and cycle-by-cycle execution of the instruction.

### 6.4 Condition Code Changes

The following special characters are used to describe the effects of instruction execution on the status bits in the condition code register.

-     - Status bit not affected by operation

0 - Status bit cleared by operation
1 - Status bit set by operation
$\Delta$ - Status bit affected by operation
$\Downarrow-$ Status bit may be cleared or remain set, but is not set by operation.
$\Uparrow$ - Status bit may be set or remain cleared, but is not cleared by operation.
? - Status bit may be changed by operation, but the final state is not defined.
! - Status bit used for a special purpose

### 6.5 Object Code Notation

The digits 0 to 9 and the uppercase letters A to F are used to express hexadecimal values. Pairs of lowercase letters represent the 8 -bit values as described here.
dd - 8 -bit direct address $\$ 0000$ to $\$ 00 \mathrm{FF}$; high byte assumed to be $\$ 00$
ee - High-order byte of a 16-bit constant offset for indexed addressing
eb - Exchange/transfer post-byte
ff - Low-order eight bits of a 9-bit signed constant offset for indexed addressing, or low-order byte of a 16-bit constant offset for indexed addressing
hh — High-order byte of a 16-bit extended address
ii - 8 -bit immediate data value
jj - High-order byte of a 16-bit immediate data value
kk - Low-order byte of a 16-bit immediate data value
lb - Loop primitive (DBNE) post-byte
11 - Low-order byte of a 16-bit extended address
mm - 8 -bit immediate mask value for bit manipulation instructions; set bits indicate bits to be affected
pg — Program overlay page (bank) number used in CALL instruction
qq - High-order byte of a 16-bit relative offset for long branches
tn — Trap number \$30-\$39 or \$40-\$FF
rr — Signed relative offset $\$ 80(-128)$ to $\$ 7 \mathrm{~F}(+127)$ offset relative to the byte following the relative offset byte, or low-order byte of a 16-bit relative offset for long branches
xb — Indexed addressing post-byte

### 6.6 Source Forms

The glossary pages provide only essential information about assembler source forms. Assemblers generally support a number of assembler directives, allow definition of program labels, and have special conventions for comments. For complete information about writing source files for a particular assembler, refer to the documentation provided by the assembler vendor.

Assemblers are typically flexible about the use of spaces and tabs. Often, any number of spaces or tabs can be used where a single space is shown on the glossary pages. Spaces and tabs are also normally allowed before and after commas. When program labels are used, there must also be at least one tab or space before all instruction mnemonics. This required space is not apparent in the source forms.

Everything in the source forms columns, except expressions in italic characters, is literal information which must appear in the assembly source file exactly as shown. The initial 3 - to 5 -letter mnemonic is always a literal expression. All commas, pound signs (\#), parentheses, square brackets ( [ or ] ), plus signs (+), minus signs ( - ), and the register designation D (as in $[\mathrm{D}, \ldots$ ), are literal characters.

Groups of italic characters in the columns represent variable information to be supplied by the programmer. These groups can include any alphanumeric character or the underscore character, but cannot include a space or comma. For example, the groups xysp and oprx0_xysp are both valid, but the two groups oprx0 xysp are not valid because there is a space between them. Permitted syntax is described here.

The definition of a legal label or expression varies from assembler to assembler. Assemblers also vary in the way CPU registers are specified. Refer to assembler documentation for detailed information.
Recommended register designators are a, A, b, B, ccr, CCR, d, D, x, X, $y, Y, s p, S P, p c$, and PC.
$a b c$ - Any one legal register designator for accumulators A or B or the CCR
$a b c d x y s$ - Any one legal register designator for accumulators A or $B$, the CCR, the double accumulator $D$, index registers $X$ or Y , or the SP . Some assemblers may accept $\mathrm{t} 2, \mathrm{~T} 2, \mathrm{t} 3$, or T3 codes in certain cases of transfer and exchange
instructions, but these forms are intended for Motorola use only.
abd - Any one legal register designator for accumulators A or $B$ or the double accumulator D
abdxys - Any one legal register designator for accumulators A or $B$, the double accumulator D , index register X or Y , or the SP
$d x y s$ - Any one legal register designation for the double accumulator $D$, index registers $X$ or Y , or the SP
msk8 - Any label or expression that evaluates to an 8-bit value. Some assemblers require a \# symbol before this value.
opr8i - Any label or expression that evaluates to an 8-bit immediate value
opr16i - Any label or expression that evaluates to a 16-bit immediate value
opr8a - Any label or expression that evaluates to an 8 -bit value. The instruction treats this 8 -bit value as the low-order 8 bits of an address in the direct page of the 64-Kbyte address space (\$00xx).
opr16a - Any label or expression that evaluates to a 16 -bit value. The instruction treats this value as an address in the 64-Kbyte address space.
oprx0_xysp - This word breaks down into one of the following alternative forms that assemble to an 8 -bit indexed addressing postbyte code. These forms generate the same object code except for the value of the postbyte code, which is designated as xb in the object code columns of the glossary pages. As with the source forms, treat all commas, plus signs, and minus signs as literal syntax elements. The italicized words used in these forms are included in this key.

$$
\begin{aligned}
& \text { oprx5,xysp } \\
& \text { oprx3,-xys } \\
& \text { oprx3,+xys } \\
& \text { oprx3,xys- } \\
& \text { oprx3,xys+ } \\
& \text { abd,xysp }
\end{aligned}
$$

oprx3 - Any label or expression that evaluates to a value in the range +1 to +8
oprx5 - Any label or expression that evaluates to a 5 -bit value in the range -16 to +15
oprx9 - Any label or expression that evaluates to a 9-bit value in the range -256 to +255
oprx16 - Any label or expression that evaluates to a 16 -bit value. Since the CPU12 has a 16-bit address bus, this can be either a signed or an unsigned value.
page - Any label or expression that evaluates to an 8 -bit value. The CPU12 recognizes up to an 8 -bit page value for memory expansion but not all MCUs that include the CPU12 implement all of these bits. It is the programmer's responsibility to limit the page value to legal values for the intended MCU system. Some assemblers require a \# symbol before this value.
rel8 - Any label or expression that refers to an address that is within -128 to +127 locations from the next address after the last byte of object code for the current instruction. The assembler will calculate the 8 -bit signed offset and include it in the object code for this instruction.
rel9 - Any label or expression that refers to an address that is within -256 to +255 locations from the next address after the last byte of object code for the current instruction. The assembler will calculate the 9 -bit signed offset and include it in the object code for this instruction. The sign bit for this 9 -bit value is encoded by the assembler as a bit in the looping postbyte (lb) of one of the loop control instructions DBEQ, DBNE, IBEQ, IBNE, TBEQ, or TBNE. The remaining eight bits of the offset are included as an extra byte of object code.
rel16 - Any label or expression that refers to an address anywhere in the 64-Kbyte address space. The assembler will calculate the 16 -bit signed offset between this address and the next address after the last byte of object code for this instruction and include it in the object code for this instruction.
> trapnum - Any label or expression that evaluates to an 8-bit number in the range $\$ 30-\$ 39$ or $\$ 40-\$ F F$. Used for TRAP instruction.
> xys - Any one legal register designation for index registers X or $Y$ or the SP
> $x y s p$ - Any one legal register designation for index registers X or Y, the SP, or the PC. The reference point for PC-relative instructions is the next address after the last byte of object code for the current instruction.

### 6.7 Cycle-by-Cycle Execution

This information is found in the tables at the bottom of each instruction glossary page. Entries show how many bytes of information are accessed from different areas of memory during the course of instruction execution. With this information and knowledge of the type and speed of memory in the system, a user can determine the execution time for any instruction in any system.

A single letter code in the column represents a single CPU cycle. Uppercase letters indicate 16 -bit access cycles. There are cycle codes for each addressing mode variation of each instruction. Simply count code letters to determine the execution time of an instruction in a best-case system. An example of a best-case system is a single-chip 16 -bit system with no 16 -bit off-boundary data accesses to any locations other than on-chip RAM.

Many conditions can cause one or more instruction cycles to be stretched, but the CPU is not aware of the stretch delays because the clock to the CPU is temporarily stopped during these delays.

The following paragraphs explain the cycle code letters used and note conditions that can cause each type of cycle to be stretched.
$f$ - Free cycle. This indicates a cycle where the CPU does not require use of the system buses. An fycle is always one cycle of the system bus clock. These cycles can be used by a queue controller or the background debug system to perform single cycle accesses without disturbing the CPU.
g - Read 8-bit PPAGE register. These cycles are used only with the CALL instruction to read the current value of the PPAGE register and are not visible on the external bus. Since the PPAGE register is an internal 8 -bit register, these cycles are never stretched.
I - Read indirect pointer. Indexed indirect instructions use this 16 -bit pointer from memory to address the operand for the instruction. These are always 16 -bit reads but they can be either aligned or misaligned. These cycles are extended to two bus cycles if the MCU is operating with an 8 -bit external data bus and the corresponding data is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. These cycles are also stretched if they correspond to misaligned access to a memory that is not designed for single-cycle misaligned access.
i - Read indirect PPAGE value. These cycles are only used with indexed indirect versions of the CALL instruction, where the 8 -bit value for the memory expansion page register of the CALL destination is fetched from an indirect memory location. These cycles are stretched only when controlled by a chip-select circuit that is programmed for slow memory.
n - Write 8-bit PPAGE register. These cycles are used only with the CALL and RTC instructions to write the destination value of the PPAGE register and are not visible on the external bus. Since the PPAGE register is an internal 8-bit register, these cycles are never stretched.

O Optional cycle. Program information is always fetched as aligned 16 -bit words. When an instruction consists of an odd number of bytes, and the first byte is misaligned, an O cycle is used to make an additional program word access $(\mathrm{P})$ cycle that maintains queue order. In all other cases, the O cycle appears as a free (f) cycle. The $\$ 18$ prebyte for page two opcodes is treated as a special 1 -byte instruction. If the prebyte is misaligned, the O cycle is used as a program word access for the prebyte; if the prebyte is aligned, the O cycle appears as a free cycle. If the remainder of the instruction consists of an odd number of bytes, another O cycle is required some time before the instruction is completed. If the O cycle for the prebyte is treated as a P cycle, any subsequent O cycle in the same instruction is treated as an fycle; if the O cycle for the prebyte is treated as an f cycle, any subsequent O cycle in the same instruction is treated as a P cycle. Optional cycles used for program word accesses can be extended to two bus cycles if the MCU is operating with an 8 -bit external data bus and the program is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. Optional cycles used as free cycles are never stretched.
P - Program word access. Program information is fetched as aligned 16 -bit words. These cycles are extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the program is stored externally. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory.
$r-8$-bit data read. These cycles are stretched only when controlled by a chip-select circuit programmed for slow memory.
$R$ - 16-bit data read. These cycles are extended to two bus cycles if the MCU is operating with an 8 -bit external data bus and the corresponding data is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. These cycles are also stretched if they correspond to misaligned accesses to memory that is not designed for single-cycle misaligned access.
s - Stack 8-bit data. These cycles are stretched only when controlled by a chip-select circuit programmed for slow memory.
S - Stack 16-bit data. These cycles are extended to two bus cycles if the MCU is operating with an 8 -bit external data bus and the $S P$ is pointing to external memory. There can be additional stretching if the address space is assigned to a chip-select circuit programmed for slow memory. These cycles are also stretched if they correspond to misaligned accesses to a memory that is not designed for single cycle misaligned access. The internal RAM is designed to allow single cycle misaligned word access.
w - 8-bit data write. These cycles are stretched only when controlled by a chip-select circuit programmed for slow memory.
W - 16-bit data write. These cycles are extended to two bus cycles if the MCU is operating with an 8 -bit external data bus and the corresponding data is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. These cycles are also stretched if they correspond to misaligned access to a memory that is not designed for single-cycle misaligned access.
u - Unstack 8-bit data. These cycles are stretched only when controlled by a chip-select circuit programmed for slow memory.

U - Unstack 16-bit data. These cycles are extended to two bus cycles if the MCU is operating with an 8 -bit external data bus and the SP is pointing to external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. These cycles are also stretched if they correspond to misaligned accesses to a memory that is not designed for single-cycle misaligned access. The internal RAM is designed to allow single-cycle misaligned word access.
V - Vector fetch. Vectors are always aligned 16 -bit words. These cycles are extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the program is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory.
t - 8-bit conditional read. These cycles are either data read cycles or unused cycles, depending on the data and flow of the REVW instruction. These cycles are stretched only when controlled by a chip-select circuit programmed for slow memory.
T - 16-bit conditional read. These cycles are either data read cycles or free cycles, depending on the data and flow of the REV or REVW instruction. These cycles are extended to two bus cycles if the MCU is operating with an 8-bit external data bus and the corresponding data is stored in external memory. There can be additional stretching when the address space is assigned to a chip-select circuit programmed for slow memory. These cycles are also stretched if they correspond to misaligned accesses to a memory that is not designed for single-cycle misaligned access.
$x-8$-bit conditional write. These cycles are either data write cycles or free cycles, depending on the data and flow of the REV or REVW instruction. These cycles are only stretched when controlled by a chip-select circuit programmed for slow memory.

## Special Notation for Branch Taken/Not Taken Cases

PPP/P - Short branches require three cycles if taken, one cycle if not taken. Since the instruction consists of a single word containing both an opcode and an 8-bit offset, the not-taken case is simple - the queue advances, another program word fetch is made, and execution continues with the next instruction. The taken case requires that the queue be refilled so that execution can continue at a new address. First, the effective address of the destination is determined, then the CPU performs three program word fetches from that address.
OPPP/OPO - Long branches require four cycles if taken, three cycles if not taken. Optional cycles are required because all long branches are page two opcodes, and thus include the $\$ 18$ prebyte. The CPU12 treats the prebyte as a special 1-byte instruction. If the prebyte is misaligned, the optional cycle is used to perform a program word access; if the prebyte is aligned, the optional cycle is used to perform a free cycle. As a result, both the taken and not-taken cases use one optional cycle for the prebyte. In the not-taken case, the queue must advance so that execution can continue with the next instruction, and another optional cycle is required to maintain the queue. The taken case requires that the queue be refilled so that execution can continue at a new address. First, the effective address of the destination is determined, then the CPU performs three program word fetches from that address.

### 6.8 Glossary

This subsection contains an entry for each assembler mnemonic, in alphabetic order.

Operation: $\quad(\mathrm{A})+(\mathrm{B}) \Rightarrow \mathrm{A}$
Description: Adds the content of accumulator $B$ to the content of accumulator $A$ and places the result in $A$. The content of $B$ is not changed. This instruction affects the H status bit so it is suitable for use in BCD arithmetic operations. See DAA instruction for additional information.

$\mathrm{H}: \mathrm{A} 3 \cdot \mathrm{~B} 3+\mathrm{B} 3 \cdot \overline{\mathrm{R3}}+\overline{\mathrm{R} 3} \bullet \mathrm{~A} 3$
Set if there was a carry from bit 3 ; cleared otherwise
N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{A} 7 \cdot \mathrm{~B} 7 \bullet \overline{\mathrm{R} 7}+\overline{\mathrm{A} 7} \cdot \overline{\mathrm{~B} 7} \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
C: $\mathrm{A} 7 \cdot \mathrm{~B} 7+\mathrm{B} 7 \cdot \overline{\mathrm{R7}}+\overline{\mathrm{R}} \cdot \mathrm{A} 7$
Set if there was a carry from the MSB of the result; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| ABA | INH | 1806 | 00 | M68HC12 |

Operation: $\quad(B)+(X) \Rightarrow X$
Description: Adds the 8 -bit unsigned content of accumulator $B$ to the content of index register $X$ considering the possible carry out of the low-order byte of $X$; places the result in $X$. The content of $B$ is not changed.

This mnemonic is implemented by the LEAX B,X instruction. The LEAX instruction allows A, B, D, or a constant to be added to X. For compatibility with the M 68 HC 11 , the mnemonic ABX is translated into the LEAX B,X instruction by the assembler.

CCR Details:


| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |
| :--- | :---: | :--- | :--- | :--- |

1. Due to internal M68HC12 CPU requirements, the program word fetch is performed twice to the same address during this instruction.

Operation: $\quad(B)+(Y) \Rightarrow Y$
Description: Adds the 8-bit unsigned content of accumulator $B$ to the content of index register Y considering the possible carry out of the low-order byte of Y ; places the result in Y . The content of B is not changed.

This mnemonic is implemented by the LEAY B,Y instruction. The LEAY instruction allows $A, B, D$, or a constant to be added to Y. For compatibility with the M68HC11, the mnemonic ABY is translated into the LEAY B, Y instruction by the assembler.


| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :--- | :--- | :--- | :--- |

1. Due to internal M68HC12CPU requirements, the program word fetch is performed twice to the same address during this instruction.

Operation: $\quad(A)+(M)+C \Rightarrow A$
Description: Adds the content of accumulator $A$ to the content of memory location $M$, then adds the value of the $C$ bit and places the result in $A$. This instruction affects the H status bit, so it is suitable for use in BCD arithmetic operations. See DAA instruction for additional information.

$\mathrm{H}: ~ \mathrm{~A} 3 \cdot \mathrm{M} 3+\mathrm{M} 3 \cdot \overline{\mathrm{R} 3}+\overline{\mathrm{R} 3} \bullet \mathrm{~A} 3$
Set if there was a carry from bit 3; cleared otherwise
N : Set if MSB of result is set; cleared otherwise
Z: Set if result is \$00; cleared otherwise
V : $\mathrm{A} 7 \bullet \mathrm{M} 7 \bullet \overline{\mathrm{R} 7}+\overline{\mathrm{A} 7} \bullet \overline{\mathrm{M} 7} \bullet \mathrm{R} 7$
Set if two's complement overflow resulted from the operation; cleared otherwise
$\mathrm{C}: \mathrm{A} 7 \bullet M 7+M 7 \bullet \overline{R 7}+\overline{\mathrm{R} 7} \bullet A 7$
Set if there was a carry from the MSB of the result; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: $\quad(B)+(M)+C \Rightarrow B$
Description: Adds the content of accumulator $B$ to the content of memory location M , then adds the value of the C bit and places the result in B . This instruction affects the H status bit, so it is suitable for use in BCD arithmetic operations. See DAA instruction for additional information.


H: X3 • M3 + M3 • $\overline{\mathrm{R} 3}+\overline{\mathrm{R} 3} \bullet$ X3
Set if there was a carry from bit 3 ; cleared otherwise
N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: X7•M7• $\overline{\mathrm{R}}+\overline{\mathrm{X7}} \bullet \overline{\mathrm{M} 7} \bullet \mathrm{R7}$
Set if two's complement overflow resulted from the operation; cleared otherwise
C: $\mathrm{X7} \cdot \mathrm{M} 7+\mathrm{M} 7 \cdot \overline{\mathrm{R7}}+\overline{\mathrm{R7}} \cdot \mathrm{X7}$
Set if there was a carry from the MSB of the result; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: $\quad(A)+(M) \Rightarrow A$
Description: Adds the content of memory location M to accumulator A and places the result in A . This instruction affects the H status bit, so it is suitable for use in BCD arithmetic operations. See DAA instruction for additional information.

$\mathrm{H}: ~ \mathrm{~A} 3 \cdot \mathrm{M} 3+\mathrm{M} 3 \cdot \overline{\mathrm{R} 3}+\overline{\mathrm{R} 3} \bullet \mathrm{~A} 3$
Set if there was a carry from bit 3; cleared otherwise
N : Set if MSB of result is set; cleared otherwise
Z : Set if result is $\$ 00$; cleared otherwise
V : $\mathrm{A} 7 \bullet \mathrm{M} 7 \bullet \overline{\mathrm{R} 7}+\overline{\mathrm{A} 7} \bullet \overline{\mathrm{M} 7} \bullet \mathrm{R} 7$
Set if two's complement overflow resulted from the operation; cleared otherwise
$C$ : A7 •M7 + M7 • $\overline{R 7}+\overline{R 7} \bullet A 7$
Set if there was a carry from the MSB of the result; cleared otherwise

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| ADDA \#opr8i | IMM | 8B ii | P | P |
| ADDA opr8a | DIR | 9B dd | rPf | rfP |
| ADDA opr16a | EXT | BB hh ll | rPO | rOP |
| ADDA oprx0_xysp | IDX | AB xb | rPf | rfp |
| ADDA oprx9,xysp | IDX1 | AB xb ff | rPO | rPO |
| ADDA oprx16,xysp | IDX2 | AB xb ee ff | frpp | frpp |
| ADDA [D, xysp] | [D,IDX] | AB xb | fIfrPf | fIfrfp |
| ADDA [oprx16,xysp] | [IDX2] | AB xb ee ff | fIPrPf | fIPrfP |

Operation: $\quad(B)+(M) \Rightarrow B$
Description: Adds the content of memory location M to accumulator B and places the result in B . This instruction affects the H status bit, so it is suitable for use in BCD arithmetic operations. See DAA instruction for additional information.

$\mathrm{H}: \mathrm{B} 3 \cdot \mathrm{M} 3+\mathrm{M} 3 \cdot \overline{\mathrm{R} 3}+\overline{\mathrm{R} 3} \cdot \mathrm{~B} 3$
Set if there was a carry from bit 3 ; cleared otherwise
N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: B7•M7• $\overline{\mathrm{R}}+\overline{\mathrm{B} 7} \bullet \overline{\mathrm{M} 7} \cdot \mathrm{R7}$
Set if two's complement overflow resulted from the operation; cleared otherwise
C: $\mathrm{B} 7 \cdot \mathrm{M} 7+\mathrm{M} 7 \cdot \overline{\mathrm{R7}}+\overline{\mathrm{R7}} \bullet \mathrm{~B} 7$
Set if there was a carry from the MSB of the result; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | ---: |
| ADDB \#opr8i | IMM | CB ii | P | P |
| ADDB opr8a | DIR | DB dd | rPf | rfP |
| ADDB opr16a | EXT | FB hh ll | rPO | rOP |
| ADDB oprx0_xysp | IDX | EB xb | rPf | rfP |
| ADDB oprx9,xysp | IDX1 | EB xb ff | rPO | rPO |
| ADDB oprx16,xysp | IDX2 | EB xb ee ff | frPP | frPP |
| ADDB [D,xysp] | [D,IDX] | EB xb | fIfrPf | fIfrfP |
| ADDB [oprx16,xysp] | $[I D X 2] ~$ | EB xb ee ff | fIPrPf | fIPrfP |

Operation: $\quad(A: B)+(M: M+1) \Rightarrow A: B$
Description: Adds the content of memory location M concatenated with the content of memory location $\mathrm{M}+1$ to the content of double accumulator D and places the result in $D$. Accumulator $A$ forms the high-order half of 16-bit double accumulator $D$; accumulator $B$ forms the low-order half.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: D15•M15•友15 $+\overline{\text { D15 }} \cdot \overline{\text { M15 }} \cdot \mathrm{R} 15$
Set if two's complement overflow resulted from the operation; cleared otherwise
C: D15 • M15 + M15 • $\overline{\mathrm{R} 15}+\overline{\mathrm{R} 15} \cdot \mathrm{D} 15$
Set if there was a carry from the MSB of the result; cleared otherwise

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| ADDD \#opr16i | IMM | C3 jj kk | PO | OP |
| ADDD opr8a | DIR | D3 dd | RPF | RfP |
| ADDD opr16a | EXT | F3 hh ll | RPO | ROP |
| ADDD oprx0_xysp | IDX | E3 xb | RPf | RfP |
| ADDD oprx9,xysp | IDX1 | E3 xb ff | RPO | RPO |
| ADDD oprx16,xysp | IDX2 | E3 xb ee ff | fRPP | fRPP |
| ADDD [D,xysp] | [D,IDX] | E3 xb | fIfRPF | fIfRfP |
| ADDD [oprx16,xysp] | [IDX2] | E3 xb ee ff | fiprPf | fIPRfP |

Operation: $\quad(A) \bullet(M) \Rightarrow A$
Description: Performs logical AND between the content of memory location M and the content of accumulator A. The result is placed in A. After the operation is performed, each bit of $A$ is the logical AND of the corresponding bits of M and of A before the operation began.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared.

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: $\quad(B) \bullet(M) \Rightarrow B$
Description: Performs logical AND between the content of memory location M and the content of accumulator $B$. The result is placed in B. After the operation is performed, each bit of $B$ is the logical AND of the corresponding bits of $M$ and of $B$ before the operation began.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: (CCR) • (Mask) $\Rightarrow$ CCR
Description: Performs bitwise logical AND between the content of a mask operand and the content of the CCR. The result is placed in the CCR. After the operation is performed, each bit of the CCR is the result of a logical AND with the corresponding bits of the mask. To clear CCR bits, clear the corresponding mask bits. CCR bits that correspond to ones in the mask are not changed by the ANDCC operation.

If the I mask bit is cleared, there is a 1 -cycle delay before the system allows interrupt requests. This prevents interrupts from occurring between instructions in the sequences CLI, WAI and CLI, SEI (CLI is equivalent to ANDCC \#\$EF).


Condition code bits are cleared if the corresponding bit was 0 before the operation or if the corresponding bit in the mask is 0 .

| Source Form | Address <br> Mode | Object Code | HCS12 | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | :--- | ---: |
| ANDCC \#opr8i | IMM | 10 ii | P | P |  |

Arithmetic Shift Left Memory (same as LSL)

## Operation:



Description: Shifts all bits of memory location M one bit position to the left. Bit 0 is loaded with a 0 . The C status bit is loaded from the most significant bit of $M$.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \cdot \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \bullet \mathrm{C}]$ (for N and C after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: M7
Set if the MSB of M was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

## Operation:



Description: Shifts all bits of accumulator A one bit position to the left. Bit 0 is loaded with a 0 . TheC status bit is loaded from the most significant bit of $A$.


N : Set if MSB of result is set; cleared otherwise
Z : Set if result is $\$ 00$; cleared otherwise
V: $N \oplus C=[N \bullet \bar{C}]+[\bar{N} \bullet C]$ (for $N$ and $C$ after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: A7
Set if the MSB of A was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| ASLA | INH | 48 | 0 | M68HC12 |

## Operation:



Description: Shifts all bits of accumulator B one bit position to the left. Bit 0 is loaded with a 0 . The $C$ status bit is loaded from the most significant bit of $B$.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \bullet \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \cdot \mathrm{C}]$ (for N and C after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: B7
Set if the MSB of B was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| ASLB | INH | 58 | 1 | M68HC12 |

## Operation:



Description: Shifts all bits of double accumulator D one bit position to the left. Bit 0 is loaded with a 0 . The C status bit is loaded from the most significant bit of $D$.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \bullet \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \bullet \mathrm{C}]$ (for N and C after the shift) Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: D15
Set if the MSB of D was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| ASLD | INH | 59 | 0 | M68HC12 |

## Operation:



Description: Shifts all bits of memory location $M$ one place to the right. Bit 7 is held constant. Bit 0 is loaded into the C status bit. This operation effectively divides a two's complement value by two without changing its sign. The carry bit can be used to round the result.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: $N \oplus C=[N \bullet \bar{C}]+[\bar{N} \bullet C]$ (for $N$ and $C$ after the shift)
Set if ( $N$ is set and $C$ is cleared) or ( $N$ is cleared and $C$ is set); cleared otherwise (for values of N and C after the shift)
C: MO
Set if the LSB of M was set before the shift; cleared otherwise

| Source Form | Address | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
|  | Mode | HCS12 | M68HC12 |  |
| ASR opr16a | EXT | 77 hh ll | rPwO | rOPw |
| ASR oprx0_xysp | IDX | 67 xb | rPw | rPw |
| ASR oprx9,xysp | IDX1 | 67 xb ff | rPwO | rPOw |
| ASR oprx16,xysp | IDX2 | 67 xb ee ff | frPwP | frPPw |
| ASR [D,xysp] | [D,IDX] | 67 xb | fIfrPw | fIfrPw |
| ASR [oprx16,xysp] | $[I D X 2] ~$ | 67 xb ee ff | fIPrPw | fPrPw |

## Operation:



Description: Shifts all bits of accumulator A one place to the right. Bit 7 is held constant. Bit 0 is loaded into the C status bit. This operation effectively divides a two's complement value by two without changing its sign. The carry bit can be used to round the result.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: $N \oplus C=[N \bullet \bar{C}]+[\bar{N} \bullet C]$ (for $N$ and $C$ after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: AO
Set if the LSB of A was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |
| :--- | :---: | :--- | :--- | :--- | M68HC12 |  |  |  |
| :--- | :--- | :--- |
| ASRA | INH | 47 |

## Operation:



Description: Shifts all bits of accumulator $B$ one place to the right. Bit 7 is held constant. Bit 0 is loaded into the C status bit. This operation effectively divides a two's complement value by two without changing its sign. The carry bit can be used to round the result.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: $N \oplus C=[N \bullet \bar{C}]+[\bar{N} \bullet C]$ (for $N$ and $C$ after the shift)
Set if ( $N$ is set and $C$ is cleared) or ( $N$ is cleared and $C$ is set); cleared otherwise (for values of N and C after the shift)
C: B0
Set if the LSB of B was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| ASRB | INH | 57 | 0 | M68HC12 |

## Branch if Carry Cleared

(Same as BHS)
Operation: If $C=0$, then $(P C)+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the $C$ status bit and branches if $C=0$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | HCs12 | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | ---: | ---: |
| BCC rel8 | REL | 24 rr | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | $\mathrm{PPP} / \mathrm{P}^{(1)}$ |  |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $Z+(N \oplus V)=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2 C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $r<m$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $\mathrm{C}+\mathrm{Z}=1$ | $r>m$ | BHI | 22 | Unsigned |
| $r<m$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| r=0 | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: $\quad(\mathrm{M}) \bullet(\overline{\text { Mask }}) \Rightarrow \mathrm{M}$
Description: Clears bits in location M. To clear a bit, set the corresponding bit in the mask byte. Bits in M that correspond to 0 s in the mask byte are not changed. Mask bytes can be located at PC $+2, \mathrm{PC}+3$, or PC +4 , depending on addressing mode used.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address <br> Mode | Object Code |  | Access Detail |
| :--- | :--- | :--- | :--- | ---: |
| BCLR opr8a, msk8 | DIR | HD dd mm | rPwO | M68HC12 |
| BCLR opr16a, msk8 | EXT | 1D hh ll mm | rPwP | rPOw |
| BCLR oprx0_xysp, msk8 | IDX | OD xb mm | rPwO | rPPw |
| BCLR oprx9,xysp, msk8 | IDX1 | 0D xb ff mm | rPwP | rPOw |
| BCLR oprx16,xysp, msk8 | IDX2 | OD xb ee ff mm | fIPwPO | rPwP |

1. Indirect forms of indexed addressing cannot be used with this instruction.

## Branch if Carry Set

(Same as BLO)
Operation: If $C=1$, then $(P C)+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the $C$ status bit and branches if $C=1$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  | HCS12 |
| :--- | :---: | :--- | :--- | ---: | ---: |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $r<m$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $\mathrm{C}+\mathrm{Z}=1$ | $r>m$ | BHI | 22 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| r=0 | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: If $Z=1$, then $(P C)+\$ 0002+\operatorname{ReI} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the $Z$ status bit and branches if $Z=1$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  | HCS12 |
| :--- | :---: | :--- | :--- | ---: | ---: |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $\mathrm{r} \leq \mathrm{m}$ | BLE | 2 F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $r<m$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $r<m$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $C=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $\mathrm{r}=0$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: If $\mathrm{N} \oplus \mathrm{V}=0$, then $(\mathrm{PC})+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$
For signed two's complement values if (Accumulator) $\geq$ (Memory), then branch

Description: BGE can be used to branch after comparing or subtracting signed two's complement values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is greater than or equal to the value in M. After CBA or SBA, the branch occurs if the value in $B$ is greater than or equal to the value in $A$.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |  |
| :--- | :---: | :--- | :--- | ---: | ---: |
| BGE re/8 | REL | 2 Crr | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | $\mathrm{PPP} / \mathrm{P}^{(1)}$ |  |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $\mathrm{r} \leq \mathrm{m}$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $\mathrm{r}=\mathrm{m}$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $C+Z=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $r<m$ | BLO/BCS | 25 | Unsigned |
| $\mathrm{r}=\mathrm{m}$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $r<m$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2 A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $\mathrm{r}=0$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Description: BGND operates like a software interrupt, except that no registers are stacked. First, the current PC value is stored in internal CPU register TMP2. Next, the BDM ROM and background register block become active. The BDM ROM contains a substitute vector, mapped to the address of the software interrupt vector, which points to routines in the BDM ROM that control background operation. The substitute vector is fetched, and execution continues from the address that it points to. Finally, the CPU checks the location that TMP2 points to. If the value stored in that location is $\$ 00$ (the BGND opcode), TMP2 is incremented, so that the instruction that follows the BGND instruction is the first instruction executed when normal program execution resumes.

For all other types of BDM entry, the CPU performs the same sequence of operations as for a BGND instruction, but the value stored in TMP2 already points to the instruction that would have executed next had BDM not become active. If active BDM is triggered just as a BGND instruction is about to execute, the BDM firmware does increment TMP2, but the change does not affect resumption of normal execution.

While BDM is active, the CPU executes debugging commands received via a special single-wire serial interface. BDM is terminated by the execution of specific debugging commands. Upon exit from BDM, the background/boot ROM and registers are disabled, the instruction queue is refilled starting with the return address pointed to by TMP2, and normal processing resumes.

BDM is normally disabled to avoid accidental entry. While BDM is disabled, BGND executes as described, but the firmware causes execution to return to the user program. Refer to Section 8.
Development and Debug Support for more information concerning BDM.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| BGND | INH | 00 | VfPPP | M68HC12 |

Operation: If $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$, then $(\mathrm{PC})+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$
For signed two's complement values if (Accumulator) $>$ (Memory), then branch

Description: BGT can be used to branch after comparing or subtracting signed two's complement values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is greater than the value in M. After CBA or SBA, the branch occurs if the value in $B$ is greater than the value in $A$.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | HCS12 | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | ---: | ---: |
| BGT rel8 | REL | 2 Err | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | $\mathrm{PPP} / \mathrm{P}^{(1)}$ |  |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $\mathrm{r} \leq \mathrm{m}$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | $Z=1$ | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $r<m$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $\mathrm{r}=0$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: If $C+Z=0$, then $(P C)+\$ 0002+\operatorname{Rel} \Rightarrow P C$
For unsigned values, if (Accumulator) $>$ (Memory), then branch
Description: $\quad \mathrm{BHI}$ can be used to branch after comparing or subtracting unsigned values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is greater than the value in M. After CBA or SBA, the branch occurs if the value in B is greater than the value in A . BHI should not be used for branching after instructions that do not affect the $C$ bit, such as increment, decrement, load, store, test, clear, or complement.

See 3.9 Relative Addressing Mode for details of branch execution.
CCR Details:

| $S$ | $X$ | $H$ | $I$ | $N$ | $Z$ | $V$ | $C$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |



| Source Form | Address <br> Mode | Object Code | HCS12 | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | :--- | :--- |
| BHI rel8 | REL | 22 rr | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | $\mathrm{PPP} / \mathrm{P}^{(1)}$ |  |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $\mathrm{r} \leq \mathrm{m}$ | BLE | 2 F | Signed |
| $r \geq m$ | BGE | 2 C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2 E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2 C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | C + Z = 1 | $r>m$ | BHI | 22 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | C = 1 | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| r=0 | BEQ | 27 | Z = 1 | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: If $\mathrm{C}=0$, then $(\mathrm{PC})+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$
For unsigned values, if (Accumulator) $\geq$ (Memory), then branch
Description: BHS can be used to branch after subtracting or comparing unsigned values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is greater than or equal to the value in M. After CBA or SBA, the branch occurs if the value in $B$ is greater than or equal to the value in $A$. BHS should not be used for branching after instructions that do not affect the C bit, such as increment, decrement, load, store, test, clear, or complement.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Hccess Detail | M68HC12 |
| :--- | :---: | :--- | :--- | ---: | ---: |
| BHS rel8 | REL | 24 rr | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | $\mathrm{PPP} / \mathrm{P}^{(1)}$ |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $r<m$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $r<m$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $\mathrm{r}=0$ | BEQ | 27 | Z = 1 | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: $\quad(A) \bullet(M)$
Description: Performs bitwise logical AND on the content of accumulator A and the content of memory location $M$ and modifies the condition codes accordingly. Each bit of the result is the logical AND of the corresponding bits of the accumulator and the memory location. Neither the content of the accumulator nor the content of the memory location is affected.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: $\quad(B) \bullet(M)$
Description: Performs bitwise logical AND on the content of accumulator B and the content of memory location M and modifies the condition codes accordingly. Each bit of the result is the logical AND of the corresponding bits of the accumulator and the memory location. Neither the content of the accumulator nor the content of the memory location is affected.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

## Branch if Less Than or Equal to Zero

Operation: If $Z+(N \oplus V)=1$, then $(P C)+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$
For signed two's complement numbers if (Accumulator) $\leq$ (Memory), then branch

Description: BLE can be used to branch after subtracting or comparing signed two's complement values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is less than or equal to the value in M . After CBA or SBA, the branch occurs if the value in $B$ is less than or equal to the value in $A$.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 | M68HC12 |
| :--- | :---: | :--- | :--- | ---: | :--- |
| BLE re/8 | REL | 2 Frr | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | $\mathrm{PPP} / \mathrm{P}^{(1)}$ |  |

1. $\mathrm{PPP} / \mathrm{P}$ indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $\mathrm{r} \leq \mathrm{m}$ | BLE | 2 F | Signed |
| $r \geq m$ | BGE | 2 C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2 E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2 C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | C = 0 | $r<m$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $\mathrm{C}+\mathrm{Z}=1$ | $r>m$ | BHI | 22 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | C = 1 | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| r=0 | BEQ | 27 | $\mathrm{Z}=1$ | $\mathrm{r}=0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

## Branch if Lower (Same as BCS)

Operation: If $\mathrm{C}=1$, then $(\mathrm{PC})+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$
For unsigned values, if (Accumulator) < (Memory), then branch
Description: BLO can be used to branch after subtracting or comparing unsigned values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is less than the value in M. After CBA or SBA, the branch occurs if the value in $B$ is less than the value in $A$. BLO should not be used for branching after instructions that do not affect the $C$ bit, such as increment, decrement, load, store, test, clear, or complement.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  | MCS12 |
| :--- | :---: | :--- | :--- | ---: | :--- |

1. $\mathrm{PPP} / \mathrm{P}$ indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $\mathrm{r}=\mathrm{m}$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | C + Z = 0 | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $r<m$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Unsigned |
| $\mathrm{r} \leq \mathrm{m}$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $r<m$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $\mathrm{r}=0$ | BEQ | 27 | Z = 1 | $\mathrm{r}=0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: If $C+Z=1$, then $(P C)+\$ 0002+\operatorname{Rel} \Rightarrow P C$
For unsigned values, if (Accumulator) $\leq$ (Memory), then branch
Description: If BLS is executed immediately after execution of CBA, CMPA, CMPB, CMPD, CPX, CPY, SBA, SUBA, SUBB, or SUBD, a branch occurs if and only if the unsigned binary number in the accumulator is less than or equal to the unsigned binary number in memory. Generally not useful after INC/DEC, LD/ST, and TST/CLR/COM because these instructions do not affect the C status bit.

See 3.9 Relative Addressing Mode for details of branch execution.


1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $r<m$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2 A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $\mathrm{r}=0$ | BEQ | 27 | Z = 1 | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | 一 | Never | BRN | 21 | Unconditional |

Operation: $\quad$ If $N \oplus V=1$, then $(P C)+\$ 0002+\operatorname{Rel} \Rightarrow P C$
For signed two's complement numbers
if (Accumulator) < (Memory), then branch
Description: BLT can be used to branch after subtracting or comparing signed two's complement values. After CMPA, CMPB, CMPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is less than the value in M. After CBA or SBA, the branch occurs if the value in $B$ is less than the value in $A$.

See 3.9 Relative Addressing Mode for details of branch execution.

CCR Details:
$\begin{array}{llllllll}S & X & H & I & N & Z & V & C\end{array}$


| Source Form | Address <br> Mode | Object Code | HCS12 | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | :--- | :--- |
| BLT rel8 | REL | 2 Drr | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | $\mathrm{PPP} / \mathrm{P}^{(1)}$ |  |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $r<m$ | BLO/BCS | 25 | $C=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $r=0$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: If $N=1$, then $(P C)+\$ 0002+\operatorname{Rel} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the N status bit and branches if $\mathrm{N}=1$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |  |
| :--- | :---: | :--- | :--- | ---: | ---: |
| BMI re/8 | REL | 2B rr | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | $\mathrm{PPP} / \mathrm{P}^{(1)}$ |  |

1. $\mathrm{PPP} / \mathrm{P}$ indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $r<m$ | BLO/BCS | 25 | $C=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $\mathrm{r}=0$ | BEQ | 27 | $Z=1$ | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: If $Z=0$, then $(P C)+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the $Z$ status bit and branches if $Z=0$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |  |
| :--- | :---: | :--- | :--- | ---: | ---: |
| HNE rel8 | REL | 26 rr | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | M68HC12 |  |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2 E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $C+Z=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | C = 0 | $r<m$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $r<m$ | BLO/BCS | 25 | $C=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $C=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2 A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $r=0$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: If $\mathrm{N}=0$, then $(\mathrm{PC})+\$ 0002+\mathrm{ReI} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the N status bit and branches if $\mathrm{N}=0$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |  |
| :--- | :---: | :--- | :--- | ---: | ---: |
| BPL re/8 | REL | 2A rr | PPP/P ${ }^{(1)}$ | M68HC12 |  |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2 F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $C+Z=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | C=0 | $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $r<m$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $\mathrm{r}=0$ | BEQ | 27 | $Z=1$ | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: $\quad(\mathrm{PC})+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$
Description: Unconditional branch to an address calculated as shown in the expression. Rel is a relative offset stored as a two's complement number in the second byte of the branch instruction.

Execution time is longer when a conditional branch is taken than when it is not, because the instruction queue must be refilled before execution resumes at the new address. Since the BRA branch condition is always satisfied, the branch is always taken, and the instruction queue must always be refilled.

See 3.9 Relative Addressing Mode for details of branch execution.



Operation: If $(M) \bullet($ Mask $)=0$, then branch
Description: Performs a bitwise logical AND of memory location $M$ and the mask supplied with the instruction, then branches if and only if all bits with a value of 1 in the mask byte correspond to bits with a value of 0 in the tested byte. Mask operands can be located at PC +1, PC +2 , or PC + 4, depending on addressing mode. The branch offset is referenced to the next address after the relative offset (rr) which is the last byte of the instruction object code.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address Mode ${ }^{(1)}$ | Object Code | Access Detail |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| BRCLR opr8a, msk8, rel8 | DIR | 4 F dd mm rr | rPPP | rPPP |
| BRCLR opr16a, msk8, rel8 | EXT | 1 F hh 11 mm rr | rfPPP | rfPPP |
| BRCLR oprx0_xysp, msk8, rel8 | IDX | 0 F xb mm rr | rPPP | rPPP |
| BRCLR oprx9,xysp, msk8, rel8 | IDX1 | OF xb ff mm rr | rfPPP | rffepp |
| BRCLR oprx16,xysp, msk8, rel8 | IDX2 | OF xb ee ff mm rr | PrfPPP | frPffprp |

1. Indirect forms of indexed addressing cannot be used with this instruction.

## Branch Never

Operation: $\quad(\mathrm{PC})+\$ 0002 \Rightarrow \mathrm{PC}$
Description: Never branches. BRN is effectively a 2-byte NOP that requires one cycle to execute. BRN is included in the instruction set to provide a complement to the BRA instruction. The instruction is useful during program debug, to negate the effect of another branch instruction without disturbing the offset byte. A complement for BRA is also useful in compiler implementations.

Execution time is longer when a conditional branch is taken than when it is not, because the instruction queue must be refilled before execution resumes at the new address. Since the BRN branch condition is never satisfied, the branch is never taken, and only a single program fetch is needed to update the instruction queue.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :---: | :--- | ---: |

Operation: If $(\overline{\mathrm{M}}) \bullet($ Mask $)=0$, then branch
Description: Performs a bitwise logical AND of the inverse of memory location $M$ and the mask supplied with the instruction, then branches if and only if all bits with a value of 1 in the mask byte correspond to bits with a value of one in the tested byte. Mask operands can be located at PC + 1, PC + 2, or PC +4 , depending on addressing mode. The branch offset is referenced to the next address after the relative offset (rr) which is the last byte of the instruction object code.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode $^{(1)}$ | Object Code | Access Detail |
| :--- | :---: | :---: | :--- |
| BRSET opr8a, msk8, rel8 | DIR | 4E dd mm rr | rPPP |
| BRSET opr16a, msk8, rel8 | EXT | 1E hh ll mm rr | rfPPP |
| BRSET oprx0_xysp, msk8, rel8 | IDX | 0E xb mm rr | rPPP |
| BRSET oprx9,xysp, msk8, rel8 | IDX1 | 0E xb ff mm rr | rfPPP |
| BRSET oprx16,xysp, msk8, rel8 | IDX2 | 0E xb ee ff mm rr | PrfPPP |

1. Indirect forms of indexed addressing cannot be used with this instruction.

Operation: $\quad(\mathrm{M})+($ Mask $) \Rightarrow \mathrm{M}$
Description: Sets bits in memory location M. To set a bit, set the corresponding bit in the mask byte. All other bits in M are unchanged. The mask byte can be located at PC $+2, \mathrm{PC}+3$, or $\mathrm{PC}+4$, depending upon addressing mode.

CCR Details:


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address Mode ${ }^{(1)}$ | Object Code | Access Detail |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| BSET opr8a, msk8 | DIR | 4C dd mm | rPwo | rPOw |
| BSET opr16a, msk8 | EXT | 1 Chh 11 mm | rPwP | rPPw |
| BSET oprx0_xysp, msk8 | IDX | OC xb mm | rPwo | rPOw |
| BSET oprx9,xysp, msk8 | IDX1 | OC xb ff mm | rPwP | rPwP |
| BSET oprx16,xysp, msk8 | IDX2 | OC xb ee ff mm | frPwPo | frPwop |

1. Indirect forms of indexed addressing cannot be used with this instruction.

Operation: $\quad(\mathrm{SP})-\$ 0002 \Rightarrow \mathrm{SP}$
RTN $_{H}:$ RTN $_{L} \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}$
$(\mathrm{PC})+\mathrm{Rel} \Rightarrow \mathrm{PC}$
Description: Sets up conditions to return to normal program flow, then transfers control to a subroutine. Uses the address of the instruction after the BSR as a return address.

Decrements the SP by two, to allow the two bytes of the return address to be stacked.

Stacks the return address (the SP points to the high-order byte of the return address).

Branches to a location determined by the branch offset.
Subroutines are normally terminated with an RTS instruction, which restores the return address from the stack.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| BSR rel8 | REL | 07 rr | MCS12 | M68HC12 |

## Branch if Overflow Cleared

Operation: If $\mathrm{V}=0$, then $(\mathrm{PC})+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the V status bit and branches if $\mathrm{V}=0$.
BVC causes a branch when a previous operation on two's complement binary values does not cause an overflow. That is, when BVC follows a two's complement operation, a branch occurs when the result of the operation is valid.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| BVC rel8 | REL | 28 rr | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | M68HC12 |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $\mathrm{r} \neq \mathrm{m}$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | Unsigned |
| $\mathrm{r}=\mathrm{m}$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| r<m | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $\mathrm{r}=0$ | BEQ | 27 | Z = 1 | $\mathrm{r}=0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

## Branch if Overflow Set

Operation: If $\mathrm{V}=1$, then $(\mathrm{PC})+\$ 0002+\mathrm{Rel} \Rightarrow \mathrm{PC}$ Simple branch

Description: Tests the V status bit and branches if $\mathrm{V}=1$.
BVS causes a branch when a previous operation on two's complement binary values causes an overflow. That is, when BVS follows a two's complement operation, a branch occurs when the result of the operation is invalid.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | :---: |
| BVS rel8 | REL | 29 rr | $\mathrm{PPP} / \mathrm{P}^{(1)}$ | M68HC12 |

1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| r>m | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $r<m$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2 A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| $\mathrm{r}=0$ | BEQ | 27 | Z = 1 | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

Operation: $\quad(S P)-\$ 0002 \Rightarrow$ SP; RTN $_{H}: R^{R T N} \Rightarrow M_{(S P)}: M_{(S P+1)}$ (SP) $-\$ 0001 \Rightarrow$ SP; (PPAGE) $\Rightarrow M_{(S P)}$ page $\Rightarrow$ PPAGE; Subroutine Address $\Rightarrow$ PC

Description: Sets up conditions to return to normal program flow, then transfers control to a subroutine in expanded memory. Uses the address of the instruction following the CALL as a return address. For code compatibility, CALL also executes correctly in devices that do not have expanded memory capability.
Decrements the SP by two, then stores the return address on the stack. The SP points to the high-order byte of the return address.

Decrements the SP by one, then stacks the current memory page value from the PPAGE register on the stack.

Writes a new page value supplied by the instruction to PPAGE and transfers control to the subroutine.

In indexed-indirect modes, the subroutine address and the PPAGE value are fetched from memory in the order $M$ high byte, $M$ low byte, and new PPAGE value.

Expanded-memory subroutines must be terminated by an RTC instruction, which restores the return address and PPAGE value from the stack.


| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| CALL opr16a, page | EXT | 4A hh ll pg | gnSsPPP | gnfssPPP |
| CALL oprx0_xysp, page | IDX | 4 Brb pg | gnSsPPP | gnfssprp |
| CALL oprx9,xysp, page | IDX1 | 4B xb ff pg | gnSsPPP | gnfssprp |
| CALL oprx16,xysp, page | IDX2 | 4 B xb ee ff pg | fgnssPPP | fgnfssppp |
| CALL [D,xysp] | [D,IDX] | 4 B xb | flignSsPPP | fIignSsPPP |
| CALL [oprx16,xysp] | [IDX2] | 4B xb ee ff | flignSsPPP | fIignSsPPP |

Operation: (A) - (B)
Description: Compares the content of accumulator $A$ to the content of accumulator $B$ and sets the condition codes, which may then be used for arithmetic and logical conditional branches. The contents of the accumulators are not changed.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: ~ \mathrm{~A} 7 \cdot \overline{\mathrm{B7}} \cdot \overline{\mathrm{R7}}+\overline{\mathrm{A} 7} \cdot \mathrm{~B} 7 \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
$\mathrm{C}: \overline{\mathrm{A} 7} \cdot \mathrm{B7}+\mathrm{B7} \bullet \mathrm{R} 7+\mathrm{R7} \cdot \overline{\mathrm{~A} 7}$
Set if there was a borrow from the MSB of the result; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| CBA | INH | 1817 | 00 | M68HC12 |

## Clear Carry

Operation: $0 \Rightarrow C$ bit
Description: Clears the C status bit. This instruction is assembled as ANDCC \#\$FE. The ANDCC instruction can be used to clear any combination of bits in the CCR in one operation.

CLC can be used to set up the C bit prior to a shift or rotate instruction involving the C bit.

C: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| CLC <br> translates to... ANDCC \#\$FE | IMM | 10 FE | P | M68HC12 | Clear Interrupt Mask

Operation: $0 \Rightarrow \mathrm{l}$ bit
Description: Clears the I mask bit. This instruction is assembled as ANDCC \#\$EF. The ANDCC instruction can be used to clear any combination of bits in the CCR in one operation.

When the I bit is cleared, interrupts are enabled. There is a 1 -cycle (bus clock) delay in the clearing mechanism for the I bit so that, if interrupts were previously disabled, the next instruction after a CLI will always be executed, even if there was an interrupt pending prior to execution of the CLI instruction.


I: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail |
| :--- | :---: | :---: | :--- |
| CLI <br> translates to... ANDCC \#\$EF | IMM | 10 EF | P |

## Clear Memory

Operation: $0 \Rightarrow M$
Description: All bits in memory location M are cleared to 0 .

$\mathrm{N}: 0$; cleared
Z: 1; set
V: 0; cleared
C: 0; cleared

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| CLR opr16a | EXT | 79 hh ll | PwO | wOP |
| CLR oprx0_xysp | IDX | 69 xb | Pw | Pw |
| CLR oprx9,xysp | IDX1 | 69 xb ff | Pwo | Pwo |
| CLR oprx16,xysp | IDX2 | 69 xb ee ff | PwP | PwP |
| CLR [D,xysp] | [D,IDX] | 69 xb | PIfw | PIfPw |
| CLR [oprx16,xysp] | [IDX2] | 69 xb ee ff | PIPw | PIPPw |

## Clear A

Operation: $\quad 0 \Rightarrow A$
Description: All bits in accumulator A are cleared to 0 .


N: 0; cleared
Z: 1; set
V: 0; cleared
C: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| CLRA | INH | 87 | 0 | M68HC12 |

## Clear B

Operation: $0 \Rightarrow B$
Description: All bits in accumulator $B$ are cleared to 0 .

$\mathrm{N}: 0$; cleared
Z: 1; set
V: 0; cleared
C: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail |
| :--- | :---: | :--- | :--- | :--- |
| CLRB | INH | C7 | M68HC12 |

## Clear Two's Complement Overflow Bit

Operation: $\quad 0 \Rightarrow \mathrm{~V}$ bit
Description: Clears the $V$ status bit. This instruction is assembled as ANDCC \#\$FD. The ANDCC instruction can be used to clear any combination of bits in the CCR in one operation.


V: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail |
| :--- | :---: | :---: | :--- | ---: |
| CLV <br> translates to... ANDCC \#\$FD | HCS12 | M68HC12 |  |

Operation: (A) - (M)
Description: Compares the content of accumulator A to the content of memory location M and sets the condition codes, which may then be used for arithmetic and logical conditional branching. The contents of A and location M are not changed.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: ~ \mathrm{~A} 7 \bullet \overline{\mathrm{M} 7} \cdot \overline{\mathrm{R7}}+\overline{\mathrm{A} 7} \bullet \mathrm{M} 7 \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
$C: \overline{A 7} \cdot M 7+M 7 \bullet R 7+R 7 \bullet \overline{A 7}$
Set if there was a borrow from the MSB of the result; cleared otherwise

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| CMPA \#opr8i | IMM | 81 ii | P | P |
| CMPA opr8a | DIR | 91 dd | rPf | rfP |
| CMPA opr16a | EXT | B1 hh ll | rPO | rop |
| CMPA oprx0_xysp | IDX | A1 xb | rPf | rfP |
| CMPA oprx9,xysp | IDX1 | A1 xb ff | rPO | rPO |
| CMPA oprx16,xysp | IDX2 | A1 $x b$ ee ff | frPP | $f r P P$ |
| CMPA [D,xysp] | [D,IDX] | A1 xb | fIfrPf | fIfrfP |
| CMPA [oprx16,xysp] | [IDX2] | A1 xb ee ff | fIPrPf | fIPrfP |

## Compare B

Operation: $\quad(B)-(M)$
Description: Compares the content of accumulator B to the content of memory location M and sets the condition codes, which may then be used for arithmetic and logical conditional branching. The contents of $B$ and location M are not changed.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: ~ \mathrm{~B} 7 \bullet \overline{\mathrm{M} 7} \bullet \overline{\mathrm{R} 7}+\overline{\mathrm{B7}} \bullet \mathrm{M} 7 \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{B 7} \cdot M 7+M 7 \bullet R 7+R 7 \bullet \overline{B 7}$
Set if there was a borrow from the MSB of the result; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | ---: |
| CMPB \#opr8i | IMM | C1 ii | P | P |
| CMPB opr8a | DIR | D1 dd | rPf | rfP |
| CMPB opr16a | EXT | F1 hh ll | rPO | rOP |
| CMPB oprx0_xysp | IDX | E1 xb | rPf | rfP |
| CMPB oprx9,xysp | IDX1 | E1 xb ff | rPO | rPO |
| CMPB oprx16,xysp | IDX2 | E1 xb ee ff | frPP | frPP |
| CMPB [D,xysp] | [D,IDX] | E1 xb | fIfrPf | fIfrfP |
| CMPB [oprx16,xysp] | $[I D X 2] ~$ | E1 xb ee ff | fIPrPf | fIPrfP |

## Complement Memory

Operation: $\quad(\overline{\mathrm{M}})=\$ \mathrm{FF}-(\mathrm{M}) \Rightarrow \mathrm{M}$
Description: Replaces the content of memory location M with its one's complement. Each bit of M is complemented. Immediately after a COM operation on unsigned values, only the BEQ, BNE, LBEQ, and LBNE branches can be expected to perform consistently. After operation on two's complement values, all signed branches are available.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared
C: 1; set (for M6800 compatibility)

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| COM opr16a | EXT | 71 hh ll | rPwO | rOPw |
| COM oprx0_xysp | IDX | 61 xb | rPw | rPw |
| COM oprx9,xysp | IDX1 | 61 xb ff | rPwo | rPOw |
| COM oprx16,xysp | IDX2 | 61 xb ee ff | frPwP | frPPw |
| COM [D,xysp] | [D,IDX] | 61 xb | fIfrPw | fIfrPw |
| COM [oprx16,xysp] | [IDX2] | 61 xb ee ff | fIPrPw | fIPrPw |

Operation: $\quad(\overline{\mathrm{A}})=\$ \mathrm{FF}-(\mathrm{A}) \Rightarrow \mathrm{A}$
Description: Replaces the content of accumulator A with its one's complement. Each bit of $A$ is complemented. Immediately after a COM operation on unsigned values, only the BEQ, BNE, LBEQ, and LBNE branches can be expected to perform consistently. After operation on two's complement values, all signed branches are available.

N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared
C: 1; set (for M6800 compatibility)

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| COMA | INH | 41 | 0 | 0 |

Complement B

Operation: $\quad(\bar{B})=\$ F F-(B) \Rightarrow B$
Description: Replaces the content of accumulator B with its one's complement. Each bit of $B$ is complemented. Immediately after a COM operation on unsigned values, only the BEQ, BNE, LBEQ, and LBNE branches can be expected to perform consistently. After operation on two's complement values, all signed branches are available.

N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared
C: 1; set (for M6800 compatibility)

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| COMB | INH | 51 | 0 | 0 |

Operation: $\quad(A: B)-(M: M+1)$
Description: Compares the content of double accumulator D with a 16-bit value at the address specified and sets the condition codes accordingly. The compare is accomplished internally by a 16 -bit subtract of ( $M: M+1$ ) from $D$ without modifying either $D$ or ( $M: M+1$ ).


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: D15 • $\overline{\mathrm{M} 15} \cdot \overline{\mathrm{R} 15}+\overline{\mathrm{D} 15} \cdot \mathrm{M} 15 \cdot \mathrm{R} 15$
Set if two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{\mathrm{D} 15} \cdot \mathrm{M} 15+\mathrm{M} 15 \cdot \mathrm{R} 15+\mathrm{R} 15 \cdot \overline{\mathrm{D} 15}$
Set if the absolute value of the content of memory is larger than the absolute value of the accumulator; cleared otherwise

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| CPD \#opr16i | IMM | 8C jj kk | PO | OP |
| CPD opr8a | DIR | 9 Cdd | RPf | Rff |
| CPD opr16a | EXT | BC hh 11 | RPO | ROP |
| CPD oprx0_xysp | IDX | AC xb | RPf | RfP |
| CPD oprx9,xysp | IDX1 | AC xb ff | RPO | RPO |
| CPD oprx16,xysp | IDX2 | AC xb ee ff | fRPP | fRPP |
| CPD [D,xysp] | [D,IDX] | AC xb | fIfRRf | fIfRfP |
| CPD [oprx16,xysp] | [IDX2] | AC xb ee ff | fIPRPf | fIPRfP |

Operation: $\quad(S P)-(M: M+1)$
Description: Compares the content of the SP with a 16 -bit value at the address specified, and sets the condition codes accordingly. The compare is accomplished internally by doing a 16 -bit subtract of ( $M: M+1$ ) from the $S P$ without modifying either the $S P$ or ( $M: M+1$ ).


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: S15• $\overline{\mathrm{M} 15} \cdot \overline{\mathrm{R} 15}+\overline{\mathrm{S} 15} \cdot \mathrm{M} 15 \cdot \mathrm{R} 15$
Set if two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{\mathrm{S} 15} \cdot \mathrm{M} 15+\mathrm{M} 15 \cdot \mathrm{R} 15+\mathrm{R} 15 \cdot \overline{\mathrm{~S} 15}$
Set if the absolute value of the content of memory is larger than the absolute value of the SP; cleared otherwise

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| CPS \#opr16i | IMM | 8F jj kk | PO | OP |
| CPS opr8a | DIR | 9F dd | RPf | RfP |
| CPS opr16a | EXT | BF hh 11 | RPO | ROP |
| CPS oprx0_xysp | IDX | AF xb | RPf | RfP |
| CPS oprx9,xysp | IDX1 | AF xb ff | RPO | RPO |
| CPS oprx16,xysp | IDX2 | AF xb ee ff | fRPP | fRPP |
| CPS [D,xysp] | [D,IDX] | AF xb | fIfRPf | fIfRfP |
| CPS [oprx16,xysp] | [IDX2] | AF xb ee ff | fIPRPf | fIPRfP |

## Compare Index Register X

Operation: $\quad(X)-(M: M+1)$
Description: Compares the content of index register X with a 16 -bit value at the address specified and sets the condition codes accordingly. The compare is accomplished internally by a 16 -bit subtract of ( $M: M+1$ ) from index register $X$ without modifying either index register $X$ or ( $M: M+1$ ).


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: X15• $\overline{\mathrm{M} 15} \cdot \overline{\mathrm{R} 15}+\overline{\mathrm{X} 15} \cdot \mathrm{M} 15 \cdot \mathrm{R} 15$
Set if two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{\mathrm{X} 15} \cdot \mathrm{M} 15+\mathrm{M} 15 \cdot \mathrm{R} 15+\mathrm{R} 15 \cdot \overline{\mathrm{X} 15}$
Set if the absolute value of the content of memory is larger than the absolute value of the index register; cleared otherwise

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| CPX \#opr16i | IMM | 8E jj kk | PO | OP |
| CPX opr8a | DIR | 9E dd | RPf | RfP |
| CPX opr16a | EXT | BE hh 11 | RPO | ROP |
| CPX oprx0_xysp | IDX | AE xb | RPf | RfP |
| CPX oprx9,xysp | IDX1 | AE xb ff | RPO | RPO |
| CPX oprx16,xysp | IDX2 | AE xb ee ff | fRPP | fRPP |
| CPX [D,xysp] | [D,IDX] | AE xb | fIfRPf | fIfRfP |
| CPX [oprx16,xysp] | [IDX2] | AE xb ee ff | fiprPf | fIPRfP |

Operation: $\quad(\mathrm{Y})-(\mathrm{M}: \mathrm{M}+1)$
Description: Compares the content of index register $Y$ to a 16 -bit value at the address specified and sets the condition codes accordingly. The compare is accomplished internally by a 16 -bit subtract of ( $M: M+1$ ) from $Y$ without modifying either $Y$ or $(M: M+1)$.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: Y15• $\overline{\mathrm{M} 15} \cdot \overline{\mathrm{R} 15}+\overline{\mathrm{Y} 15} \cdot \mathrm{M} 15 \cdot \mathrm{R} 15$
Set if two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{\mathrm{Y} 15} \cdot \mathrm{M} 15+\mathrm{M} 15 \cdot \mathrm{R} 15+\mathrm{R} 15 \cdot \overline{\mathrm{Y} 15}$
Set if the absolute value of the content of memory is larger than the absolute value of the index register; cleared otherwise

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| CPY \#opr16i | IMM | 8D jj kk | PO | OP |
| CPY opr8a | DIR | 9D dd | RPf | RfP |
| CPY opr16a | EXT | BD hh ll | RPO | ROP |
| CPY oprx0_xysp | IDX | AD xb | RPf | RfP |
| CPY oprx9,xysp | IDX1 | AD xb ff | RPO | RPO |
| CPY oprx16,xysp | IDX2 | $A D \mathrm{xb}$ ee ff | fRPP | fRPP |
| CPY [D,xysp] | [D,IDX] | AD xb | fIfRPf | fIfRfP |
| CPY [oprx16,xysp] | [IDX2] | AD xb ee ff | fIPRPf | fIPRfP |

## Decimal Adjust A

Description: DAA adjusts the content of accumulator $A$ and the state of the $C$ status bit to represent the correct binary-coded-decimal sum and the associated carry when a BCD calculation has been performed. To execute DAA, the content of accumulator A , the state of the C status bit, and the state of the H status bit must all be the result of performing an ABA, ADD, or ADC on BCD operands, with or without an initial carry.
The table shows DAA operation for all legal combinations of input operands. Columns 1 through 4 represent the results of ABA, ADC, or ADD operations on BCD operands. The correction factor in column 5 is added to the accumulator to restore the result of an operation on two BCD operands to a valid BCD value and to set or clear the C bit. All values are in hexadecimal.

| $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Initial <br> C Bit Value | Value <br> of A[7:4] | Initial <br> H Bit Value | Value <br> of A[3:0] | Correction <br> Factor | Corrected <br> C Bit Value |
| 0 | $0-9$ | 0 | $0-9$ | 00 | 0 |
| 0 | $0-8$ | 0 | A-F | 06 | 0 |
| 0 | $0-9$ | 1 | $0-3$ | 06 | 0 |
| 0 | A-F | 0 | $0-9$ | 60 | 1 |
| 0 | $9-F$ | 0 | A-F | 66 | 1 |
| 0 | A-F | 1 | $0-3$ | 66 | 1 |
| 1 | $0-2$ | 0 | $0-9$ | 60 | 1 |
| 1 | $0-2$ | 0 | A-F | 66 | 1 |
| 1 | $0-3$ | 1 | $0-3$ | 66 | 1 |


\section*{CCR Details: <br> | $\mathbf{S}$ | $\mathbf{X}$ | $\mathbf{H}$ | $\mathbf{I}$ | $\mathbf{N}$ | $\mathbf{Z}$ | $\mathbf{V}$ | $\mathbf{C}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | - | - | $\Delta$ | $\Delta$ | $?$ | $\Delta$ |}

N : Set if MSB of result is set; cleared otherwise
Z: Set if result is \$00; cleared otherwise
V : Undefined
C: Represents BCD carry. See bit table

| Source Form | Address <br> Mode | Object Code | HCS12 | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | :--- | :--- |
| DAA | INH | 1807 | OfO | OfO |  |

Operation: (Counter) $-1 \Rightarrow$ Counter
If (Counter) $=0$, then (PC) $+\$ 0003+$ Rel $\Rightarrow P C$
Description: Subtract one from the specified counter register A, B, D, X, Y, or SP. If the counter register has reached zero, execute a branch to the specified relative destination. The DBEQ instruction is encoded into three bytes of machine code including the 9 -bit relative offset ( -256 to +255 locations from the start of the next instruction).

IBEQ and TBEQ instructions are similar to DBEQ except that the counter is incremented or tested rather than being decremented. Bits 7 and 6 of the instruction postbyte are used to determine which operation is to be performed.


| Source Form | Address Mode | Object Code ${ }^{(1)}$ | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| DBEQ abdxys, rel9 | REL | 04 lb rr | PPO | PPP |

1. Encoding for 1 lb is summarized in the following table. Bit 3 is not used (don't care), bit 5 selects branch on zero (DBEQ 0 ) or not zero (DBNE -1 ) versions, and bit 4 is the sign bit of the 9 -bit relative offset. Bits 7 and 6 would be 0:0 for DBEQ.


Operation: (Counter) $-1 \Rightarrow$ Counter
If (Counter) not $=0$, then $(P C)+\$ 0003+$ Rel $\Rightarrow P C$
Description: Subtract one from the specified counter register A, B, D, X, Y, or SP. If the counter register has not been decremented to zero, execute a branch to the specified relative destination. The DBNE instruction is encoded into three bytes of machine code including a 9-bit relative offset ( -256 to +255 locations from the start of the next instruction).

IBNE and TBNE instructions are similar to DBNE except that the counter is incremented or tested rather than being decremented. Bits 7 and 6 of the instruction postbyte are used to determine which operation is to be performed.


| Source Form | Address <br> Mode | Object Code ${ }^{(1)}$ | HCS12 | Access Detail |
| :--- | :---: | :---: | :--- | ---: |
| DBNE abdxys, rel9 | REL | 04 lb rr | PPP/PPO | M68HC12 |

1. Encoding for 1 b is summarized in the following table. Bit 3 is not used (don't care), bit 5 selects branch on zero (DBEQ - 0 ) or not zero (DBNE -1) versions, and bit 4 is the sign bit of the 9 -bit relative offset. Bits 7 and 6 would be 0:0 for DBNE.

| Count Register | Bits 2:0 | Source Form | Object Code (If Offset is Positive) | Object Code <br> (If Offset is Negative) |
| :---: | :---: | :---: | :---: | :---: |
| A | 000 | DBNE A, rel9 | 0420 rr | 0430 rr |
| B | 001 | DBNE B, rel9 | 0421 rr | 0431 rr |
| D | 100 | DBNE D, rel9 | 0424 rr | 0434 rr |
| $X$ | 101 | DBNE X, rel9 | 0425 rr | 0435 rr |
| Y | 110 | DBNE Y, rel9 | 0426 rr | 0436 rr |
| SP | 111 | DBNE SP, rel9 | 0427 rr | 0437 rr |

Operation: $\quad(\mathrm{M})-\$ 01 \Rightarrow \mathrm{M}$
Description: Subtract one from the content of memory location M.
The $\mathrm{N}, \mathrm{Z}$, and V status bits are set or cleared according to the results of the operation. The $C$ status bit is not affected by the operation, thus allowing the DEC instruction to be used as a loop counter in multiple-precision computations.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: Set if there was a two's complement overflow as a result of the operation; cleared otherwise. Two's complement overflow occurs if and only if $(\mathrm{M})$ was $\$ 80$ before the operation.

| Source Form | Address Mode | Object Code ${ }^{(1)}$ | Access Detail |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| DEC opr16a | EXT | 73 hh 11 | rPwO | rOPw |
| DEC oprx0_xysp | IDX | 63 xb | rPw | rPw |
| DEC oprx9,xysp | IDX1 | 63 xb ff | rPwo | rPOw |
| DEC oprx16,xysp | IDX2 | 63 xb ee ff | frPwp | frpPw |
| DEC [D,xysp] | [D,IDX] | 63 xb | fifrPw | fifrPw |
| DEC [oprx16,xysp] | [IDX2] | 63 xb ee ff | fIPrPW | fIPrPw |

1. Encoding for 1 b is summarized in the following table. Bit 3 is not used (don't care), bit 5 selects branch on zero (DBEQ - 0 ) or not zero (DBNE -1) versions, and bit 4 is the sign bit of the 9 -bit relative offset. Bits 7 and 6 would be 0:0 for DBNE.

## Decrement A

Operation: $\quad(A)-\$ 01 \Rightarrow A$
Description: Subtract one from the content of accumulator A.
The N, Z, and V status bits are set or cleared according to the results of the operation. The C status bit is not affected by the operation, thus allowing the DEC instruction to be used as a loop counter in multiple-precision computations.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: Set if there was a two's complement overflow as a result of the operation; cleared otherwise. Two's complement overflow occurs if and only if (A) was $\$ 80$ before the operation.

| Source Form | Address <br> Mode | Object Code | HCS12 | Access Detail |
| :--- | :---: | :--- | :--- | :--- |
| DECA | INH | 43 | 0 | 0 |

## Decrement B

Operation: $\quad(\mathrm{B})-\$ 01 \Rightarrow \mathrm{~B}$
Description: Subtract one from the content of accumulator B.
The N, Z, and V status bits are set or cleared according to the results of the operation. The C status bit is not affected by the operation, thus allowing the DEC instruction to be used as a loop counter in multiple-precision computations.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: Set if there was a two's complement overflow as a result of the operation; cleared otherwise. Two's complement overflow occurs if and only if (B) was $\$ 80$ before the operation.

| Source Form | Address <br> Mode | Object Code | HCS12 | Access Detail |
| :--- | :---: | :--- | :--- | :--- |
| MECB | INH | 53 | 0 | 0 |

Operation: (SP) - \$0001 $\Rightarrow$ SP
Description: Subtract one from the SP. This instruction assembles to LEAS $-1, S P$. The LEAS instruction does not affect condition codes as DEX or DEY instructions do.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | :--- |
| DES <br> translates to... LEAS $-1, S P$ | IDX | 1 B 9 F | Pf | M68HC12 |

1. Due to internal M68HC12 CPU requirements, the program word fetch is performed twice to the same address during this instruction.

Operation: $\quad(X)-\$ 0001 \Rightarrow X$
Description: Subtract one from index register X . LEAX $-1, \mathrm{X}$ can produce the same result, but LEAX does not affect the $Z$ bit. Although the LEAX instruction is more flexible, DEX requires only one byte of object code.

Only the $Z$ bit is set or cleared according to the result of this operation.


Z: Set if result is $\$ 0000$; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| DEX | INH | 09 | 0 | M68HC12 |

Operation: $\quad(Y)-\$ 0001 \Rightarrow Y$
Description: Subtract one from index register Y. LEAY -1,Y can produce the same result, but LEAY does not affect the $Z$ bit. Although the LEAY instruction is more flexible, DEY requires only one byte of object code.

Only the $Z$ bit is set or cleared according to the result of this operation.


Z: Set if result is $\$ 0000$; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| DEY | INH | 03 | 0 | 0 |

Operation: $\quad(Y: D) \div(X) \Rightarrow Y ;$ Remainder $\Rightarrow D$
Description: Divides a 32 -bit unsigned dividend by a 16 -bit divisor, producing a 16 -bit unsigned quotient and an unsigned 16 -bit remainder. All operands and results are located in CPU registers. If an attempt to divide by zero is made, the contents of double accumulator D and index register Y do not change, $C$ is set and the states of the $N, Z$, and $V$ bits in the CCR are undefined.


N : Set if MSB of result is set; cleared otherwise Undefined after overflow or division by zero
Z: Set if result is $\$ 0000$; cleared otherwise Undefined after overflow or division by zero
V: Set if the result was > \$FFFF; cleared otherwise Undefined after division by zero
C: Set if divisor was $\$ 0000$; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| EDIV | INH | 11 | MCS12 | M68HC12 |

## EDIVS

Operation: $\quad(\mathrm{Y}: \mathrm{D}) \div(\mathrm{X}) \Rightarrow \mathrm{Y}$; Remainder $\Rightarrow \mathrm{D}$
Description: Divides a signed 32 -bit dividend by a 16 -bit signed divisor, producing a signed 16 -bit quotient and a signed 16 -bit remainder. All operands and results are located in CPU registers. If an attempt to divide by zero is made, the C status bit is set and the contents of double accumulator D and index register Y do not change, C is set and the states of the $\mathrm{N}, \mathrm{Z}$, and V bits in the CCR are undefined.


N: Set if MSB of result is set; cleared otherwise Undefined after overflow or division by zero
Z: Set if result is $\$ 0000$; cleared otherwise Undefined after overflow or division by zero
V: Set if the result was $>\$ 7 F F F$ or $<\$ 8000$; cleared otherwise Undefined after division by zero
C: Set if divisor was $\$ 0000$; cleared otherwise Indicates division by zero

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| EDIVS | INH | 1814 | Offffffffffor | M68HC12 |

# EMACS 

Operation: $\quad\left(M_{(X)}: M_{(X+1)}\right) \times\left(M_{(Y)}: M_{(Y+1)}\right)+(M \sim M+3) \Rightarrow M \sim M+3$
Description: A 16-bit value is multiplied by a 16 -bit value to produce a 32 -bit intermediate result. This 32-bit intermediate result is then added to the content of a 32-bit accumulator in memory. EMACS is a signed integer operation. All operands and results are located in memory. When the EMACS instruction is executed, the first source operand is fetched from an address pointed to by X , and the second source operand is fetched from an address pointed to by index register $Y$. Before the instruction is executed, the X and Y index registers must contain values that point to the most significant bytes of the source operands. The most significant byte of the 32-bit result is specified by an extended address supplied with the instruction.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00000000$; cleared otherwise
V: M31 • I31 • $\overline{\mathrm{K} 31}+\overline{\mathrm{M} 31} \cdot \overline{\mathrm{I} 1} \cdot \mathrm{R} 31$
Set if result > \$7FFFFFFF (+ overflow) or < $\$ 80000000$ (- underflow)
Indicates two's complement overflow
C: M15 • $115+\mathrm{I} 15 \cdot \overline{\mathrm{R} 15}+\overline{\mathrm{R} 15} \cdot \mathrm{M} 15$
Set if there was a carry from bit 15 of the result; cleared otherwise Indicates a carry from low word to high word of the result occurred

| Source Form ${ }^{(1)}$ | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | :--- |
| HCS12 | M68HC12 |  |  |  |
| EMACS opr16a | Special | 18 12 hh ll | ORROfffRRfWWP | ORROfffRRfWWP |

1. opr16a is an extended address specification. Both $X$ and $Y$ point to source operands.

## Place Larger of Two Unsigned 16-Bit Values in Accumulator $D$

## EMAXD

Operation: $\quad \operatorname{MAX}((D),(M: M+1)) \Rightarrow D$
Description: Subtracts an unsigned 16-bit value in memory from an unsigned 16-bit value in double accumulator $D$ to determine which is larger, and leaves the larger of the two values in D . The Z status bit is set when the result of the subtraction is zero (the values are equal), and the C status bit is set when the subtraction requires a borrow (the value in memory is larger than the value in the accumulator). When $\mathrm{C}=1$, the value in D has been replaced by the value in memory.

The unsigned value in memory is accessed by means of indexed addressing modes, which allow a great deal of flexibility in specifying the address of the operand. Auto increment/decrement variations of indexed addressing facilitate finding the largest value in a list of values.

|  | S | X | H | I | N | Z | V | C |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | - | - | - | - | $\Delta$ | $\Delta$ | $\Delta$ | $\Delta$ |  |

N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: D15• $\overline{\mathrm{M} 15} \cdot \overline{\mathrm{R} 15}+\overline{\mathrm{D} 15} \cdot \mathrm{M} 15 \cdot \mathrm{R} 15$
Set if a two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{\mathrm{D} 15} \cdot \mathrm{M} 15+\mathrm{M} 15 \cdot \mathrm{R} 15+\mathrm{R} 15 \cdot \overline{\mathrm{D} 15}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise
Condition codes reflect internal subtraction ( $R=D-M: M+1$ )

| Source Form | Address Mode | Object Code | Access Detail |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| EMAXD oprx0_xysp | IDX | 181 Axb | ORPf | ORfP |
| EMAXD oprx9,xysp | IDX1 | 18 1A xb ff | ORPO | ORPO |
| EMAXD oprx16,xysp | IDX2 | $181 \mathrm{~A} x \mathrm{xb}$ ee ff | OfRPP | OfRPP |
| EMAXD [D, xysp] | [D,IDX] | 18 1A xb | OfIfRPf | OfIfRfp |
| EMAXD [oprx16,xysp] | [IDX2] | 181 Al xb ee ff | OfIPRPf | OfIPRfP |

# Place Larger of Two Unsigned 16-Bit Values in Memory 

## EMAXM

Operation: $\quad \operatorname{MAX}((D),(M: M+1)) \Rightarrow M: M+1$
Description: Subtracts an unsigned 16-bit value in memory from an unsigned 16-bit value in double accumulator D to determine which is larger, and leaves the larger of the two values in the memory location. The Z status bit is set when the result of the subtraction is zero (the values are equal), and the C status bit is set when the subtraction requires a borrow (the value in memory is larger than the value in the accumulator). When $C=0$, the value in $D$ has replaced the value in memory.

The unsigned value in memory is accessed by means of indexed addressing modes, which allow a great deal of flexibility in specifying the address of the operand.

CCR Details:


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: D15• $\overline{\mathrm{M} 15} \cdot \overline{\mathrm{R} 15}+\overline{\mathrm{D} 15} \cdot \mathrm{M} 15 \cdot \mathrm{R} 15$
Set if a two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{\mathrm{D} 15} \cdot \mathrm{M} 15+\mathrm{M} 15 \cdot \mathrm{R} 15+\mathrm{R} 15 \cdot \overline{\mathrm{D} 15}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise
Condition codes reflect internal subtraction ( $R=D-M: M+1$ )

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| EMAXM oprx0_xysp | IDX | 18 1E xb | ORPW | M68HC12 |
| EMAXM oprx9,xysp | IDX1 | 18 1E xb ff | ORPWO | ORPW |
| EMAXM oprx16,xysp | IDX2 | 18 1E xb ee ff | OfRPWP | OfRPWP |
| EMAXM [D,xysp] | $[D, I D X]$ | 18 1E xb | OfIfrPW | OfIfRPW |
| EMAXM [oprx16,xysp] | $[I D X 2] ~$ | 18 1E xb ee ff | OfIPRPW | OfIPRPW |

## Place Smaller of Two Unsigned 16-Bit Values in Accumulator D

Operation: $\quad \operatorname{MIN}((D),(M: M+1)) \Rightarrow D$
Description: Subtracts an unsigned 16-bit value in memory from an unsigned 16-bit value in double accumulator $D$ to determine which is larger, and leaves the smaller of the two values in D . The Z status bit is set when the result of the subtraction is zero (the values are equal), and the C status bit is set when the subtraction requires a borrow (the value in memory is larger than the value in the accumulator). When $\mathrm{C}=0$, the value in D has been replaced by the value in memory.

The unsigned value in memory is accessed by means of indexed addressing modes, which allow a great deal of flexibility in specifying the address of the operand. Auto increment/decrement variations of indexed addressing facilitate finding the smallest value in a list of values.

|  | s |  |  | H | 1 | N | z | v | c |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CCR Details: | - |  |  | - | - | $\Delta$ | $\Delta$ | $\Delta$ | $\Delta$ |

N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: D15•M15 • R15 + $\overline{\text { D15 }}$ •M15 •R15
Set if a two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{\mathrm{D} 15} \cdot \mathrm{M} 15+\mathrm{M} 15 \cdot \mathrm{R} 15+\mathrm{R} 15 \cdot \overline{\mathrm{D} 15}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise
Condition codes reflect internal subtraction ( $R=D-M: M+1$ )

| Source Form | Address | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
|  | Mode | HCS12 | M68HC12 |  |
| EMIND oprx0_xysp | IDX | 18 1B xb | ORPW | ORfP |
| EMIND oprx9,xysp | IDX1 | 18 1B xb ff | ORPO | ORPO |
| EMIND oprx16,xysp | IDX2 | 18 1B xb ee ff | OfRPP | OfRPP |
| EMIND [D,xysp] | [D,IDX] | 18 1B xb | OfIfRPf | OfIfRfP |
| EMIND [oprx16,xysp] | [IDX2] | 18 1B xb ee ff | OfIPRPf | OfIPRfP |

## EMINM

Operation: $\quad \operatorname{MIN}((D),(M: M+1)) \Rightarrow M: M+1$
Description: Subtracts an unsigned 16-bit value in memory from an unsigned 16-bit value in double accumulator $D$ to determine which is larger and leaves the smaller of the two values in the memory location. The $Z$ status bit is set when the result of the subtraction is zero (the values are equal), and the C status bit is set when the subtraction requires a borrow (the value in memory is larger than the value in the accumulator). When $C=1$, the value in $D$ has replaced the value in memory.

The unsigned value in memory is accessed by means of indexed addressing modes, which allow a great deal of flexibility in specifying the address of the operand.

CCR Details:


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: D15• $\overline{\mathrm{M} 15} \cdot \overline{\mathrm{R} 15}+\overline{\mathrm{D} 15} \cdot \mathrm{M} 15 \cdot \mathrm{R} 15$
Set if a two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{\mathrm{D} 15} \cdot \mathrm{M} 15+\mathrm{M} 15 \cdot \mathrm{R} 15+\mathrm{R} 15 \cdot \overline{\mathrm{D} 15}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise
Condition codes reflect internal subtraction ( $R=D-M: M+1$ )

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| EMINM oprx0_xysp | IDX | 18 1F xb | ORPW | M68HC12 |
| EMINM oprx9,xysp | IDX1 | 18 1F xb ff | ORPWO | ORPW |
| EMINM oprx16,xysp | IDX2 | 18 1F xb ee ff | OfRPWP | OfPWO |
| EMINM [D,xysp] | [D,IDX] | 18 1F xb | OfIfRPW | OfIfRPW |
| EMINM [oprx16,xysp] | $[I D X 2] ~$ | 18 1F xb ee ff | OfIPRPW | OfIPRPW |

## Extended Multiply

16-Bit by 16-Bit (Unsigned)
Operation: $\quad(\mathrm{D}) \times(\mathrm{Y}) \Rightarrow \mathrm{Y}: \mathrm{D}$
Description: An unsigned 16-bit value is multiplied by an unsigned 16 -bit value to produce an unsigned 32-bit result. The first source operand must be loaded into 16-bit double accumulator $D$ and the second source operand must be loaded into index register $Y$ before executing the instruction. When the instruction is executed, the value in D is multiplied by the value in Y. The upper 16-bits of the 32-bit result are stored in Y and the low-order 16-bits of the result are stored in D.

The $C$ status bit can be used to round the high-order 16 bits of the result.


N : Set if the MSB of the result is set; cleared otherwise
Z: Set if result is $\$ 00000000$; cleared otherwise
C: Set if bit 15 of the result is set; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| EMUL | INH | 13 | HCS12 | M68HC12 |

## EMULS

## Extended Multiply 16-Bit by 16-Bit (Signed)

Operation: $\quad(\mathrm{D}) \times(\mathrm{Y}) \Rightarrow \mathrm{Y}: \mathrm{D}$
Description: A signed 16-bit value is multiplied by a signed 16-bit value to produce a signed 32-bit result. The first source operand must be loaded into 16-bit double accumulator $D$, and the second source operand must be loaded into index register Y before executing the instruction. When the instruction is executed, D is multiplied by the value Y . The 16 high-order bits of the 32-bit result are stored in Y and the 16 low-order bits of the result are stored in D.

The $C$ status bit can be used to round the high-order 16 bits of the result.


N : Set if the MSB of the result is set; cleared otherwise
Z: Set if result is $\$ 00000000$; cleared otherwise
C: Set if bit 15 of the result is set; cleared otherwise

| Source Form | Address <br> Mode | Object Code | HCS12 | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | :--- | :--- |
| EMULS | INH | 1813 | OfO <br> Offo | Ofo |  |

1. EMULS has an extra free cycle if it is followed by another PAGE TWO instruction.

## Exclusive OR A

Operation: $\quad(A) \oplus(M) \Rightarrow A$
Description: Performs the logical exclusive OR between the content of accumulator A and the content of memory location M . The result is placed in A . Each bit of $A$ after the operation is the logical exclusive OR of the corresponding bits of M and A before the operation.


N: Set if MSB of result is set; cleared otherwise
$Z$ : Set if result is $\$ 00$; cleared otherwise
V : 0; cleared

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| EORA \#opr8i | IMM | 88 ii | P | P |
| EORA opr8a | DIR | 98 dd | rPf | rff |
| EORA opr16a | EXT | B8 hh ll | rPO | rop |
| EORA oprx0_xysp | IDX | A8 xb | rPf | rfP |
| EORA oprx9,xysp | IDX1 | A8 xb ff | rPO | rPO |
| EORA oprx16,xysp | IDX2 | A8 xb ee ff | frPP | $f r P P$ |
| EORA [D,xysp] | [D,IDX] | A8 xb | fIfrPf | fIfrfP |
| EORA [oprx16,xysp] | [IDX2] | A8 xb ee ff | fIPrPf | fIPrfP |

## Exclusive OR B

Operation: $\quad(B) \oplus(M) \Rightarrow B$
Description: Performs the logical exclusive OR between the content of accumulator $B$ and the content of memory location M. The result is placed in A. Each bit of $A$ after the operation is the logical exclusive OR of the corresponding bits of M and B before the operation.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: $\quad(M: M+1)+[(B) \times((M+2: M+3)-(M: M+1))] \Rightarrow D$
Description: ETBL linearly interpolates one of 256 result values that fall between each pair of data entries in a lookup table stored in memory. Data entries in the table represent the $y$ values of endpoints of equally-spaced line segments. Table entries and the interpolated result are 16 -bit values. The result is stored in the D accumulator.
Before executing ETBL, an index register points to the table entry corresponding to the $x$ value ( X 1 that is closest to, but less than or equal to, the desired lookup point ( $\mathrm{XL}, \mathrm{YL}$ ). This defines the left end of a line segment and the right end is defined by the next data entry in the table. Prior to execution, accumulator B holds a binary fraction (radix left of MSB ) representing the ratio of (XL-X1) $\div(\mathrm{X} 2-\mathrm{X} 1)$.
The 16-bit unrounded result is calculated using the following expression:

$$
D=Y 1+[(B) \times(Y 2-Y 1)]
$$

Where:
(B) $=(\mathrm{XL}-\mathrm{X} 1) \div(\mathrm{X} 2-\mathrm{X} 1)$

Y1 = 16-bit data entry pointed to by <effective address>
Y2 $=16$-bit data entry pointed to by <effective address> + 2
The intermediate value $[(\mathrm{B}) \times(\mathrm{Y} 2-\mathrm{Y} 1)]$ produces a 24 -bit result with the radix point between bits 7 and 8 . Any indexed addressing mode, except indirect modes or 9 -bit and 16 -bit offset modes, can be used to identify the first data point (X1,Y1). The second data point is the next table entry.

CCR Details:


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
C: Set if result can be rounded up; cleared otherwise

1. C-bit was undefined in original M68HC12

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| ETBL oprx0_xysp | IDX | 183 F xb | ORRffffffP | M68HC12 |

## Operation: See table

Description: Exchanges the contents of registers specified in the instruction as shown below. Note that the order in which exchanges between 8-bit and 16-bit registers are specified affects the high byte of the 16-bit registers differently. Exchanges of D with A or B are ambiguous. Cases involving TMP2 and TMP3 are reserved for Motorola use, so some assemblers may not permit their use, but it is possible to generate these cases by using DC.B or DC.W assembler directives.

CCR Details:


None affected, unless the CCR is the destination register. Condition codes take on the value of the corresponding source bits, except that the $X$ mask bit cannot change from 0 to 1 . Software can leave the $X$ bit set, leave it cleared, or change it from 1 to 0 , but it can be set only in response to any reset or by recognition of an XIRQ interrupt.

| Source Form | Address <br> Mode | Object Code ${ }^{(1)}$ | HCS12 | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | ---: | ---: |
| EXG abcdxys,abcdxys | INH | B7 eb | P | P |  |

1. Legal coding for eb is summarized in the following table. Columns represent the high-order source digit. Rows represent the low-order destination digit (bit 3 is a don't care). Values are in hexadecimal.

|  | 8 | 9 | A | B | C | D | E | F |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | $A \Leftrightarrow A$ | $B \Leftrightarrow A$ | CCR $\Leftrightarrow \mathrm{A}$ | $\begin{gathered} \mathrm{TMP3} 3_{\mathrm{L}} \Rightarrow \mathrm{~A} \\ \$ 00: \mathrm{A} \Rightarrow \mathrm{TMP3} \end{gathered}$ | $\begin{aligned} & B \Rightarrow A \\ & A \Rightarrow B \end{aligned}$ | $\begin{gathered} X_{L} \Rightarrow A \\ \$ 00: A \Rightarrow X \end{gathered}$ | $\begin{gathered} Y_{L} \Rightarrow A \\ \$ 00: A \Rightarrow Y \end{gathered}$ | $\begin{aligned} S P_{\mathrm{L}} & \Rightarrow \mathrm{~A} \\ \$ 00: A & \Rightarrow \mathrm{SP} \end{aligned}$ |
| 1 | $A \Leftrightarrow B$ | $B \Leftrightarrow B$ | $C C R \Leftrightarrow B$ | $\begin{gathered} \mathrm{TMP}_{\mathrm{L}} \Rightarrow \mathrm{~B} \\ \$ \mathrm{FF}: \mathrm{B} \Rightarrow \mathrm{TMP3} \end{gathered}$ | $\begin{gathered} B \Rightarrow B \\ \$ F F \Rightarrow A \end{gathered}$ | $\begin{gathered} X_{L} \Rightarrow B \\ \$ F F: B \Rightarrow X \end{gathered}$ | $\begin{gathered} Y_{L} \Rightarrow B \\ \$ F F: B \Rightarrow Y \end{gathered}$ | $\begin{aligned} S P_{\mathrm{L}} & \Rightarrow \mathrm{~B} \\ \$ \mathrm{FF}: \mathrm{B} & \Rightarrow \mathrm{SP} \end{aligned}$ |
| 2 | A $\Leftrightarrow$ CCR | $B \Leftrightarrow C C R$ | CCR $\Leftrightarrow$ CCR | $\begin{aligned} \mathrm{TMP3}_{\mathrm{L}} & \Rightarrow \mathrm{CCR} \\ \text { \$FF:CCR } & \Rightarrow \text { TMP3 } \end{aligned}$ | $\begin{gathered} \mathrm{B} \Rightarrow \mathrm{CCR} \\ \$ \mathrm{FF}: C C R \Rightarrow D \end{gathered}$ | $\begin{gathered} X_{L} \Rightarrow C C R \\ \$ F F: C C R \Rightarrow X \end{gathered}$ | $\begin{gathered} Y_{L} \Rightarrow C C R \\ \$ F F: C C R \Rightarrow Y \end{gathered}$ | $\begin{gathered} \mathrm{SP}_{\mathrm{L}} \Rightarrow \mathrm{CCR} \\ \$ \mathrm{FF}: \mathrm{CCR} \Rightarrow \mathrm{SP} \end{gathered}$ |
| 3 | $\begin{gathered} \$ 00: A \Rightarrow \text { TMP2 } \\ \text { TMP2 }_{L} \Rightarrow A \end{gathered}$ | $\begin{gathered} \$ 00: \mathrm{B} \Rightarrow \mathrm{TMP2} \\ \mathrm{TMP2}_{\mathrm{L}} \Rightarrow \mathrm{~B} \end{gathered}$ | $\begin{gathered} \$ 00: C C R \Rightarrow \text { TMP2 } \\ \text { TMP2 }_{L} \Rightarrow \text { CCR } \end{gathered}$ | TMP3 $\Leftrightarrow$ TMP2 | $\mathrm{D} \Leftrightarrow$ TMP2 | X $\Leftrightarrow$ TMP2 | $Y \Leftrightarrow$ TMP2 | SP $\Leftrightarrow$ TMP2 |
| 4 | \$00:A $\Rightarrow$ D | \$00:B $\Rightarrow$ D | $\begin{gathered} \$ 00: C C R \Rightarrow D \\ B \Rightarrow C C R \end{gathered}$ | TMP3 $\Leftrightarrow$ D | $\mathrm{D} \Leftrightarrow \mathrm{D}$ | $\mathrm{X} \Leftrightarrow \mathrm{D}$ | $Y \Leftrightarrow D$ | $\mathrm{SP} \Leftrightarrow \mathrm{D}$ |
| 5 | $\begin{gathered} \$ 00: A \Rightarrow X \\ X_{L} \Rightarrow A \end{gathered}$ | $\begin{gathered} \$ 00: B \Rightarrow X \\ X_{L} \Rightarrow B \end{gathered}$ | $\begin{gathered} \$ 00: C C R \Rightarrow X \\ X_{L} \Rightarrow C C R \end{gathered}$ | TMP3 $\Leftrightarrow$ X | $D \Leftrightarrow X$ | $X \Leftrightarrow X$ | $Y \Leftrightarrow X$ | $\mathrm{SP} \Leftrightarrow \mathrm{X}$ |
| 6 | $\begin{gathered} \$ 00: A \Rightarrow Y \\ Y_{L} \Rightarrow A \end{gathered}$ | $\begin{gathered} \$ 00: B \Rightarrow Y \\ Y_{L} \Rightarrow B \end{gathered}$ | $\begin{gathered} \$ 00: C C R \Rightarrow Y \\ Y_{L} \Rightarrow C C R \end{gathered}$ | TMP3 $\Leftrightarrow Y$ | $D \Leftrightarrow Y$ | $X \Leftrightarrow Y$ | $Y \Leftrightarrow Y$ | $S P \Leftrightarrow Y$ |
| 7 | $\begin{gathered} \$ 00: A \Rightarrow S P \\ S P_{L} \Rightarrow A \\ \hline \end{gathered}$ | $\begin{gathered} \$ 00: B \Rightarrow S P \\ S P_{L} \Rightarrow B \end{gathered}$ | $\begin{gathered} \$ 00: C C R \Rightarrow S P \\ S P_{L} \Rightarrow C C R \end{gathered}$ | TMP3 $\Leftrightarrow$ SP | $\mathrm{D} \Leftrightarrow \mathrm{SP}$ | $\mathrm{X} \Leftrightarrow \mathrm{SP}$ | $\mathrm{Y} \Leftrightarrow \mathrm{SP}$ | $\mathrm{SP} \Leftrightarrow \mathrm{SP}$ |

Operation: $\quad(D) \div(X) \Rightarrow X$; Remainder $\Rightarrow D$
Description: Divides an unsigned 16-bit numerator in double accumulator D by an unsigned 16-bit denominator in index register $X$, producing an unsigned 16-bit quotient in $X$ and an unsigned 16-bit remainder in D. If both the numerator and the denominator are assumed to have radix points in the same positions, the radix point of the quotient is to the left of bit 15 . The numerator must be less than the denominator. In the case of overflow (denominator is less than or equal to the numerator) or division by zero, the quotient is set to \$FFFF, and the remainder is indeterminate.

FDIV is equivalent to multiplying the numerator by $2^{16}$ and then performing 32 by 16-bit integer division. The result is interpreted as a binary-weighted fraction, which resulted from the division of a 16-bit integer by a larger 16-bit integer. A result of $\$ 0001$ corresponds to 0.000015 , and \$FFFF corresponds to 0.9998 . The remainder of an IDIV instruction can be resolved into a binary-weighted fraction by an FDIV instruction. The remainder of an FDIV instruction can be resolved into the next 16 bits of binary-weighted fraction by another FDIV instruction.


Z: Set if quotient is \$0000; cleared otherwise
$V$ : 1 if $X \leq D$
Set if the denominator was less than or equal to the numerator; cleared otherwise
C: $\overline{\mathrm{X} 15} \cdot \overline{\mathrm{X} 14} \cdot \overline{\mathrm{X} 13} \cdot \overline{\mathrm{X} 12} \cdot \ldots \cdot \overline{\mathrm{X} 3} \cdot \overline{\mathrm{X} 2} \cdot \overline{\mathrm{X} 1} \cdot \overline{\mathrm{X} 0}$
Set if denominator was $\$ 0000$; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| FDIV | INH | 1811 | Offffffffffor | M68HC12 |

Operation: $\quad$ (Counter) $+1 \Rightarrow$ Counter
If (Counter) $=0$, then (PC) $+\$ 0003+$ Rel $\Rightarrow P C$
Description: Add one to the specified counter register A, B, D, X, Y, or SP. If the counter register has reached zero, branch to the specified relative destination. The IBEQ instruction is encoded into three bytes of machine code including a 9 -bit relative offset ( -256 to +255 locations from the start of the next instruction).

DBEQ and TBEQ instructions are similar to IBEQ except that the counter is decremented or tested rather than being incremented. Bits 7 and 6 of the instruction postbyte are used to determine which operation is to be performed.


| Source Form | Address <br> Mode | Object Code ${ }^{(1)}$ | HCS12 | Access Detail |
| :--- | :---: | :---: | :--- | ---: |
| IBEQ abdxys, re/9 | REL | 04 lb rr | PPP/PPO | M68HC12 |

1. Encoding for 1 lb is summarized in the following table. Bit 3 is not used (don't care), bit 5 selects branch on zero (IBEQ 0 ) or not zero (IBNE -1 ) versions, and bit 0 is the sign bit of the 9 -bit relative offset. Bits 7 and 6 should be 1:0 for IBEQ.

| Count <br> Register | Bits 2:0 | Source Form | Object Code <br> (If Offset is Positive) | Object Code <br> (If Offset is Negative) |  |  |
| :---: | :---: | :--- | :--- | :--- | :--- | :--- |
| A | 000 | IBEQ A, rel9 | 04 | 80 | rr | 04 |
| 90 | rr |  |  |  |  |  |
| B | 001 | IBEQ B, rel9 | 04 | 81 | rr | 04 |

```
Operation: \(\quad\) (Counter) \(+1 \Rightarrow\) Counter If (Counter) not \(=0\), then \((P C)+\$ 0003+\) Rel \(\Rightarrow \mathrm{PC}\)
```

Description: Add one to the specified counter register A, B, D, X, Y, or SP. If the counter register has not been incremented to zero, branch to the specified relative destination. The IBNE instruction is encoded into three bytes of machine code including a 9-bit relative offset ( -256 to +255 locations from the start of the next instruction).

DBNE and TBNE instructions are similar to IBNE except that the counter is decremented or tested rather than being incremented. Bits 7 and 6 of the instruction postbyte are used to determine which operation is to be performed.


| Source Form | Address Mode | Object Code ${ }^{(1)}$ | Access Detail HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| IBNE abdxys, rel9 | REL | 04 lb rr | PPP/PPO | PPP |

1. Encoding for 1 lb is summarized in the following table. Bit 3 is not used (don't care), bit 5 selects branch on zero (IBEQ 0 ) or not zero (IBNE -1) versions, and bit 0 is the sign bit of the 9 -bit relative offset. Bits 7 and 6 should be 1:0 for IBNE.

| Count <br> Register | Bits 2:0 | Source Form | Object Code <br> (If Offset is Positive) | Object Code <br> (If Offset is Negative) |  |  |
| :---: | :---: | :--- | :--- | :--- | :--- | :--- |
| A | 000 | IBNE A, rel9 | 04 | A0 | rr | 04 |
| Br | rr |  |  |  |  |  |
| B | 001 | IBNE B, rel9 | 04 | A1 | rr | 04 |
| B1 | rr |  |  |  |  |  |
| D | 100 | IBNE D, rel9 | 04 | A4 | rr | 04 |
| B4 | rr |  |  |  |  |  |
| X | 101 | IBNE X, rel9 | 04 | A5 | rr | 04 |
| B5 | rr |  |  |  |  |  |
| Y | 110 | IBNE Y, rel9 | 04 | A6 | rr | 04 |
| B6 | rr |  |  |  |  |  |
| SP | 111 | IBNE SP, rel9 | 04 | A7 | rr | 04 |
| B7 | rr |  |  |  |  |  |

## Integer Divide

Operation: $\quad(D) \div(X) \Rightarrow X$; Remainder $\Rightarrow D$
Description: Divides an unsigned 16 -bit dividend in double accumulator D by an unsigned 16 -bit divisor in index register X , producing an unsigned 16 -bit quotient in X , and an unsigned 16 -bit remainder in D. If both the divisor and the dividend are assumed to have radix points in the same positions, the radix point of the quotient is to the right of bit 0 . In the case of division by zero, C is set, the quotient is set to \$FFFF, and the remainder is indeterminate.


Z: Set if quotient is $\$ 0000$; cleared otherwise
V: 0; cleared
C: $\overline{\mathrm{X} 15} \cdot \overline{\mathrm{X} 14} \cdot \overline{\mathrm{X} 13} \cdot \overline{\mathrm{X} 12} \cdot \ldots \bullet \overline{\mathrm{X} 3} \cdot \overline{\mathrm{X} 2} \cdot \overline{\mathrm{X} 1} \cdot \overline{\mathrm{X} 0}$
Set if denominator was $\$ 0000$; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |
| :--- | :---: | :---: | :--- | ---: |
| IDIV | HCS12 | M68HC12 |  |

Operation: $\quad(D) \div(X) \Rightarrow X$; Remainder $\Rightarrow D$
Description: Performs signed integer division of a signed 16-bit numerator in double accumulator $D$ by a signed 16-bit denominator in index register $X$, producing a signed 16 -bit quotient in $X$, and a signed 16-bit remainder in $D$. If division by zero is attempted, the values in $D$ and $X$ are not changed, $C$ is set, and the values of the $N, Z$, and $V$ status bits are undefined.

Other than division by zero, which is not legal and causes the $C$ status bit to be set, the only overflow case is:

$$
\frac{\$ 8000}{\$ F F F F}=\frac{-32,768}{-1}=+32,768
$$

But the highest positive value that can be represented in a 16-bit two's complement number is 32,767 (\$7FFFF).


N : Set if MSB of result is set; cleared otherwise Undefined after overflow or division by zero
Z: Set if quotient is $\$ 0000$; cleared otherwise Undefined after overflow or division by zero
V : Set if the result was $>\$ 7 F F F$ or $<\$ 8000$; cleared otherwise Undefined after division by zero
C: $\overline{\mathrm{X} 15} \cdot \overline{\mathrm{X} 14} \cdot \overline{\mathrm{X} 13} \cdot \overline{\mathrm{X} 12} \cdot \ldots \cdot \overline{\mathrm{X} 3} \cdot \overline{\mathrm{X} 2} \cdot \overline{\mathrm{X} 1} \cdot \overline{\mathrm{X} 0}$ Set if denominator was $\$ 0000$; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| HCS12 | M68HC12 |  |  |  |
| IDIVS | INH | 1815 | Offffffffffor | Offffffffffo |

Operation: $\quad(\mathrm{M})+\$ 01 \Rightarrow \mathrm{M}$
Description: Add one to the content of memory location M.
The $\mathrm{N}, \mathrm{Z}$ and V status bits are set or cleared according to the results of the operation. The C status bit is not affected by the operation, thus allowing the INC instruction to be used as a loop counter in multiple-precision computations.

When operating on unsigned values, only BEQ, BNE, LBEQ, and LBNE branches can be expected to perform consistently. When operating on two's complement values, all signed branches are available.

CCR Details:


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: Set if there is a two's complement overflow as a result of the operation; cleared otherwise. Two's complement overflow occurs if and only if $(\mathrm{M})$ was $\$ 7 \mathrm{~F}$ before the operation.

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| INC opr16a | EXT | 72 hh ll | rPwO | M68HC12 |
| INC oprx0_xysp | IDX | 62 xb | rPw | rOPw |
| INC oprx9,xysp | IDX1 | 62 xb ff | rPwo | rPw |
| INC oprx16,xysp | IDX2 | 62 xb ee ff | frPwP | frPPw |
| INC [D,xysp] | [D,IDX] | 62 xb | fIfrPw | fIfrPw |
| INC [oprx16,xysp] | $[I D X 2] ~$ | 62 xb ee ff | fIPrPw | fIPrPw |

Operation: $\quad(\mathrm{A})+\$ 01 \Rightarrow \mathrm{~A}$
Description: Add one to the content of accumulator A.
The N, Z, and V status bits are set or cleared according to the results of the operation. The C status bit is not affected by the operation, thus allowing the INC instruction to be used as a loop counter in multiple-precision computations.

When operating on unsigned values, only BEQ, BNE, LBEQ, and LBNE branches can be expected to perform consistently. When operating on two's complement values, all signed branches are available.

CCR Details:


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: Set if there is a two's complement overflow as a result of the operation; cleared otherwise. Two's complement overflow occurs if and only if (A) was $\$ 7 \mathrm{~F}$ before the operation.

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| INCA | INH | 42 | 0 | M68HC12 |

Operation: $\quad(B)+\$ 01 \Rightarrow B$
Description: Add one to the content of accumulator B .
The N, Z, and V status bits are set or cleared according to the results of the operation. The C status bit is not affected by the operation, thus allowing the INC instruction to be used as a loop counter in multiple-precision computations.

When operating on unsigned values, only BEQ, BNE, LBEQ, and LBNE branches can be expected to perform consistently. When operating on two's complement values, all signed branches are available.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: Set if there is a two's complement overflow as a result of the operation; cleared otherwise. Two's complement overflow occurs if and only if $(B)$ was $\$ 7 \mathrm{~F}$ before the operation.

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| INCB | INH | 52 | 0 | 0 |

Operation: $\quad(S P)+\$ 0001 \Rightarrow S P$
Description: Add one to the SP. This instruction is assembled to LEAS 1,SP. The LEAS instruction does not affect condition codes as an INX or INY instruction would.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :--- | :--- | :--- | :--- |
| INS <br> translates to... LEAS 1,SP | IDX | 1 B 81 | M68HC12 | $\mathrm{PP}^{(1)}$ |

1. Due to internal M68HC12 CPU requirements, the program word fetch is performed twice to the same address during this instruction.

Operation: $\quad(X)+\$ 0001 \Rightarrow X$
Description: Add one to index register X . LEAX 1, X can produce the same result but LEAX does not affect the $Z$ status bit. Although the LEAX instruction is more flexible, INX requires only one byte of object code.

INX operation affects only the $Z$ status bit.


Z: Set if result is $\$ 0000$; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| INX | INH | 08 | 0 | MCS12 |

Operation: $\quad(Y)+\$ 0001 \Rightarrow Y$
Description: Add one to index register Y. LEAY 1,Y can produce the same result but LEAY does not affect the $Z$ status bit. Although the LEAY instruction is more flexible, INY requires only one byte of object code.

INY operation affects only the $Z$ status bit.


Z: Set if result is $\$ 0000$; cleared otherwise

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| INY | INH | 02 | 0 | 0 |

Jump

Operation: Effective Address $\Rightarrow P C$
Description: Jumps to the instruction stored at the effective address. The effective address is obtained according to the rules for extended or indexed addressing.


| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

## JSR

Operation: $\quad(\mathrm{SP})-\$ 0002 \Rightarrow S P$
RTN $_{H}:$ RTN $_{\mathrm{L}} \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}$
Subroutine Address $\Rightarrow \mathrm{PC}$
Description: Sets up conditions to return to normal program flow, then transfers control to a subroutine. Uses the address of the instruction following the JSR as a return address.

Decrements the SP by two to allow the two bytes of the return address to be stacked.

Stacks the return address. The SP points to the high order byte of the return address.

Calculates an effective address according to the rules for extended, direct, or indexed addressing.

Jumps to the location determined by the effective address.
Subroutines are normally terminated with an RTS instruction, which restores the return address from the stack.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| JSR opr8a | DIR | 17 dd | SPPP | M68HC12 |
| JSR opr16a | EXT | 16 hh ll | SPPP | PPPS |
| JSR oprx0_xysp | IDX | 15 xb | PPPS | PPPS |
| JSR oprx9,xysp | IDX1 | 15 xb ff | PPPS | PPPS |
| JSR oprx16,xysp | IDX2 | 15 xb ee ff | fPPPS | fPPPS |
| JSR [D,xysp] | [D,IDX] | 15 xb | fIfPPPS | fIfPPPS |
| JSR [oprx16,xysp] | $[I D X 2] ~$ | 15 xb ee ff | fIfPPPS | fIfPPPS |

## LBCC <br> Long Branch if Carry Cleared (Same as LBHS)

Operation: If $\mathrm{C}=0$, then $(\mathrm{PC})+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the C status bit and branches if $\mathrm{C}=0$.
See 3.9 Relative Addressing Mode for details of branch execution.

CCR Details:


| Source Form | Address <br> Mode | Object Code |  | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: | :---: |
| HCS12 | M68HC12 |  |  |  |  |
| LBCC rel16 | REL | 1824 qq rr | OPPP/OPO ${ }^{(1)}$ | OPPP/OPO ${ }^{(1)}$ |  |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 182 E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $\mathrm{r} \leq \mathrm{m}$ | LBLE | 182 F | Signed |
| $\mathrm{r} \geq \mathrm{m}$ | LBGE | 182 C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLT | 182 D | Signed |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq \mathrm{m}$ | LBNE | 1826 | Signed |
| $\mathrm{r} \leq \mathrm{m}$ | LBLE | 182 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $\mathrm{r}>\mathrm{m}$ | LBGT | 182 E | Signed |
| $\mathrm{r}<\mathrm{m}$ | LBLT | 182 D | $\mathrm{N} \oplus \mathrm{V}=1$ | $\mathrm{r} \geq \mathrm{m}$ | LBGE | 182 C | Signed |
| $\mathrm{r}>\mathrm{m}$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $\mathrm{r} \leq \mathrm{m}$ | LBLS | 1823 | Unsigned |
| $\mathrm{r} \geq \mathrm{m}$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | Unsigned |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq \mathrm{m}$ | LBNE | 1826 | Unsigned |
| $\mathrm{r} \leq \mathrm{m}$ | LBLS | 1823 | $\mathrm{C}+\mathrm{Z}=1$ | $\mathrm{r}>\mathrm{m}$ | LBHI | 1822 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | $\mathrm{C}=1$ | $\mathrm{r} \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 182 B | $\mathrm{~N}=1$ | Plus | LBPL | 182 A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{~V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

Operation: If $C=1$, then $(P C)+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the $C$ status bit and branches if $C=1$.
See 3.9 Relative Addressing Mode for details of branch execution.

CCR Details:


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| HCS12 | M68HC12 |  |  |  |
| LBCS rel16 | REL | $18 \quad 25 \mathrm{qq} \mathrm{rr}$ | OPPP/OPO ${ }^{(1)}$ | OPPP/OPO ${ }^{(1)}$ |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 182 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $C+Z=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | Unsigned |
| $r=m$ | LBEQ | 1827 | $Z=1$ | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| $r<m$ | LBLO/LBCS | 1825 | $C=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

# LBEQ 

## Long Branch if Equal

Operation: If $Z=1,(P C)+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the $Z$ status bit and branches if $Z=1$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| HCS12 | M68HC12 |  |  |  |
| LBEQ rel16 | REL | 1827 qq rr | OPPP/OPO ${ }^{(1)}$ | OPPP/OPO ${ }^{(1)}$ |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | LBLT | 18 2D | Signed |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 182 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $C+Z=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $r<m$ | LBLO/LBCS | 1825 | Unsigned |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| $r<m$ | LBLO/LBCS | 1825 | $C=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $C=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | Z = 1 | $r \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

## LBGE <br> Long Branch if Greater Than or Equal to Zero

Operation: If $\mathrm{N} \oplus \mathrm{V}=0,(\mathrm{PC})+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$
For signed two's complement numbers, if (Accumulator) $\geq$ Memory), then branch

Description: LBGE can be used to branch after subtracting or comparing signed two's complement values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is greater than or equal to the value in M. After CBA or SBA, the branch occurs if the value in $B$ is greater than or equal to the value in $A$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| LBGE rel16 | REL | 18 2C qq rr | OPPP/OPO ${ }^{(1)}$ | M68HC12 |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq \mathrm{m}$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 18 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $r<m$ | LBLO/LBCS | 1825 | Unsigned |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | $C=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | Z = 1 | $r \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

# LBGT 

## Long Branch if Greater Than Zero

Operation: If $Z+(N \oplus V)=0$, then $(P C)+\$ 0004+\operatorname{Rel} \Rightarrow P C$
For signed two's complement numbers, If (Accumulator) > (Memory), then branch

Description: LBGT can be used to branch after subtracting or comparing signed two's complement values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is greater than or equal to the value in M. After CBA or SBA, the branch occurs if the value in $B$ is greater than or equal to the value in $A$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| LBGT rel16 | REL | 18 2E qq rr | OPPP/OPO ${ }^{(1)}$ | M68HC12 |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $\mathrm{r}>\mathrm{m}$ | LBGT | 182 E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $\mathrm{r} \leq \mathrm{m}$ | LBLE | 182 F | Signed |
| $\mathrm{r} \geq \mathrm{m}$ | LBGE | 182 C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLT | 182 D | Signed |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq \mathrm{m}$ | LBNE | 1826 | Signed |
| $\mathrm{r} \leq \mathrm{m}$ | LBLE | 182 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $\mathrm{r}>\mathrm{m}$ | LBGT | 182 E | Signed |
| $\mathrm{r}<\mathrm{m}$ | LBLT | 182 D | $\mathrm{N} \oplus \mathrm{V}=1$ | $\mathrm{r} \geq \mathrm{m}$ | LBGE | 182 C | Signed |
| $\mathrm{r}>\mathrm{m}$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $\mathrm{r} \leq \mathrm{m}$ | LBLS | 1823 | Unsigned |
| $\mathrm{r} \geq \mathrm{m}$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | Unsigned |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq \mathrm{m}$ | LBNE | 1826 | Unsigned |
| $\mathrm{r} \leq \mathrm{m}$ | LBLS | 1823 | $\mathrm{C}+\mathrm{Z}=1$ | $\mathrm{r}>\mathrm{m}$ | LBHI | 1822 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | $\mathrm{C}=1$ | $\mathrm{r} \geq \mathrm{m}$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 182 B | $\mathrm{~N}=1$ | Plus | LBPL | 182 A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{~V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

## Long Branch if Higher

Operation: If $C+Z=0$, then $(P C)+\$ 0004+\operatorname{Rel} \Rightarrow P C$
For unsigned binary numbers, if (Accumulator) $>$ (Memory), then branch
Description: LBHI can be used to branch after subtracting or comparing unsigned values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is greater than the value in M. After CBA or SBA, the branch occurs if the value in B is greater than the value in A. LBHI should not be used for branching after instructions that do not affect the $C$ bit, such as increment, decrement, load, store, test, clear, or complement.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| LBHI rel16 | REL | 1822 qq rr | OPPP/OPO ${ }^{(1)}$ | M68HC12 |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 182 E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $\mathrm{r} \leq \mathrm{m}$ | LBLE | 182 F | Signed |
| $\mathrm{r} \geq \mathrm{m}$ | LBGE | 182 C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLT | 182 D | Signed |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq \mathrm{m}$ | LBNE | 1826 | Signed |
| $\mathrm{r} \leq \mathrm{m}$ | LBLE | 182 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $\mathrm{r}>\mathrm{m}$ | LBGT | 182 E | Signed |
| $\mathrm{r}<\mathrm{m}$ | LBLT | 182 D | $\mathrm{N} \oplus \mathrm{V}=1$ | $\mathrm{r} \geq \mathrm{m}$ | LBGE | 182 C | Signed |
| $\mathrm{r}>\mathrm{m}$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $\mathrm{r} \leq \mathrm{m}$ | LBLS | 1823 | Unsigned |
| $\mathrm{r} \geq \mathrm{m}$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | Unsigned |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq \mathrm{m}$ | LBNE | 1826 | Unsigned |
| $\mathrm{r} \leq \mathrm{m}$ | LBLS | 1823 | $\mathrm{C}+\mathrm{Z}=1$ | $\mathrm{r}>\mathrm{m}$ | LBHI | 1822 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | $\mathrm{C}=1$ | $\mathrm{r} \geq \mathrm{m}$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 182 B | $\mathrm{~N}=1$ | Plus | LBPL | 182 A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{~V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | $\mathrm{Z=1}$ | $\mathrm{r} \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

## Long Branch if Higher or Same (Same as LBCC)

Operation: If $\mathrm{C}=0$, then $(\mathrm{PC})+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$
For unsigned binary numbers, if (Accumulator) $\geq$ (Memory), then branch
Description: LBHS can be used to branch after subtracting or comparing unsigned values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is greater than or equal to the value in M. After CBA or SBA, the branch occurs if the value in $B$ is greater than or equal to the value in $A$. LBHS should not be used for branching after instructions that do not affect the C bit, such as increment, decrement, load, store, test, clear, or complement.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address Mode | Object Code | Access Detail |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| LBHS rel16 | REL | 1824 qq rr | OPPP/OPO ${ }^{(1)}$ | OPPP/OPO ${ }^{(1)}$ |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | Z = 1 | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 182 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $\mathrm{r}<\mathrm{m}$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | Unsigned |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | Z = 1 | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| $r<m$ | LBLO/LBCS | 1825 | $C=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | Z = 1 | $r \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

Operation: If $Z+(N \oplus V)=1$, then $(P C)+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$
For signed two's complement numbers, if (Accumulator) $\leq$ (Memory), then branch.

Description: LBLE can be used to branch after subtracting or comparing signed two's complement values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is less than or equal to the value in M . After CBA or SBA, the branch occurs if the value in $B$ is less than or equal to the value in $A$.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| LBLE rel16 | REL | 182 F qq rr | OPPP/OPO ${ }^{(1)}$ | M68HC12 |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | $Z=1$ | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 18 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $r<m$ | LBLO/LBCS | 1825 | Unsigned |
| $r=m$ | LBEQ | 1827 | Z = 1 | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| $r<m$ | LBLO/LBCS | 1825 | $\mathrm{C}=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | Z = 1 | $\mathrm{r}=0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

## Long Branch if Lower (Same as LBCS)

Operation: If $\mathrm{C}=1$, then $(\mathrm{PC})+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$
For unsigned binary numbers, if (Accumulator) < (Memory), then branch
Description: LBLO can be used to branch after subtracting or comparing unsigned values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is less than the value in M. After CBA or SBA, the branch occurs if the value in B is less than the value in A. LBLO should not be used for branching after instructions that do not affect the C bit, such as increment, decrement, load, store, test, clear, or complement.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| HCS12 | M68HC12 |  |  |  |
| LBLO rel16 | REL | $18 \quad 25 \mathrm{qq} \mathrm{rr}$ | OPPP/OPO ${ }^{(1)}$ | OPPP/OPO ${ }^{(1)}$ |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 18 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $r<m$ | LBLO/LBCS | 1825 | Unsigned |
| $r=m$ | LBEQ | 1827 | Z = 1 | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| $r<m$ | LBLO/LBCS | 1825 | $\mathrm{C}=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | Z = 1 | $r \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

Operation: If $C+Z=1$, then $(P C)+\$ 0004+\operatorname{Rel} \Rightarrow P C$
For unsigned binary numbers, if (Accumulator) $\leq$ (Memory), then branch
Description: LBLS can be used to branch after subtracting or comparing unsigned values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is less than or equal to the value in M. After CBA or SBA, the branch occurs if the value in $B$ is less than or equal to the value in $A$. LBLS should not be used for branching after instructions that do not affect the $C$ bit, such as increment, decrement, load, store, test, clear, or complement.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| LBLS rel16 | REL | 1823 qq rr | OPPP/OPO ${ }^{(1)}$ | M68HC12 |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 18 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $C+Z=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | C=0 | $r<m$ | LBLO/LBCS | 1825 | Unsigned |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | Z = 1 | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| $r<m$ | LBLO/LBCS | 1825 | $\mathrm{C}=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 182 A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | Z = 1 | $\mathrm{r}=0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

Operation: If $\mathrm{N} \oplus \mathrm{V}=1,(\mathrm{PC})+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$
For signed two's complement numbers, if (Accumulator) $<$ (Memory), then branch

Description: LBLT can be used to branch after subtracting or comparing signed two-s complement values. After CMPA, CMPB, CPD, CPS, CPX, CPY, SBCA, SBCB, SUBA, SUBB, or SUBD, the branch occurs if the CPU register value is less than the value in M. After CBA or SBA, the branch occurs if the value in $B$ is less than the value in $A$.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |  | MCS12 | M68HC12 |
| :--- | :---: | :---: | :--- | ---: | :---: | :---: | :---: |
| LBLT rel16 | REL | 18 2D qq rr | OPPP/OPO ${ }^{(1)}$ | OPPO $^{(1)}$ |  |  |  |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 18 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $r<m$ | LBLO/LBCS | 1825 | Unsigned |
| $r=m$ | LBEQ | 1827 | Z = 1 | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| $r<m$ | LBLO/LBCS | 1825 | $C=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

## Long Branch if Minus

Operation: If $\mathrm{N}=1$, then $(\mathrm{PC})+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the N status bit and branches if $\mathrm{N}=1$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| LBMI rel16 | REL | 18 2B qq rr | OPPP/OPO ${ }^{(1)}$ | M68HC12 |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | Z = 1 | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 18 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | Unsigned |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| r<m | LBLO/LBCS | 1825 | $C=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $r=0$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

Operation: If $Z=0$, then $(P C)+\$ 0004+\operatorname{Rel} \Rightarrow P C$

## Simple branch

Description: Tests the $Z$ status bit and branches if $Z=0$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |  |
| :--- | :---: | :--- | :--- | ---: | :---: |
| HCS12 | M68HC12 |  |  |  |  |
| LBNE rel16 | REL | $18 \quad 26 \mathrm{qq} \mathrm{rr}$ | OPPP/OPO ${ }^{(1)}$ | OPPP/OPO $^{(1)}$ |  |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 182 E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $\mathrm{r} \leq \mathrm{m}$ | LBLE | 182 F | Signed |
| $\mathrm{r} \geq \mathrm{m}$ | LBGE | 182 C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLT | 182 D | Signed |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq \mathrm{m}$ | LBNE | 1826 | Signed |
| $\mathrm{r} \leq \mathrm{m}$ | LBLE | 182 F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $\mathrm{r}>\mathrm{m}$ | LBGT | 182 E | Signed |
| $\mathrm{r}<\mathrm{m}$ | LBLT | 182 D | $\mathrm{N} \oplus \mathrm{V}=1$ | $\mathrm{r} \geq \mathrm{m}$ | LBGE | 182 C | Signed |
| $\mathrm{r}>\mathrm{m}$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $\mathrm{r} \leq \mathrm{m}$ | LBLS | 1823 | Unsigned |
| $\mathrm{r} \geq \mathrm{m}$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | Unsigned |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq \mathrm{m}$ | LBNE | 1826 | Unsigned |
| $\mathrm{r} \leq \mathrm{m}$ | LBLS | 1823 | $\mathrm{C}+\mathrm{Z}=1$ | $\mathrm{r}>\mathrm{m}$ | LBHI | 1822 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | LBLO/LBCS | 1825 | $\mathrm{C}=1$ | $\mathrm{r} \geq \mathrm{m}$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 182 B | $\mathrm{~N}=1$ | Plus | LBPL | 182 A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{~V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $\mathrm{r} \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

## Long Branch if Plus

Operation: If $\mathrm{N}=0$, then $(\mathrm{PC})+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$

## Simple branch

Description: Tests the N status bit and branches if $\mathrm{N}=0$.
See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| LBPL rel16 | REL | 18 2A qq rr | OPPP/OPO ${ }^{(1)}$ | M68HC12 |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 18 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | C = 0 | $r<m$ | LBLO/LBCS | 1825 | Unsigned |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| $r<m$ | LBLO/LBCS | 1825 | $C=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

## Long Branch Always

Operation: $\quad(\mathrm{PC})+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$
Description: Unconditional branch to an address calculated as shown in the expression. Rel is a relative offset stored as a two's complement number in the second and third bytes of machine code corresponding to the long branch instruction.

Execution time is longer when a conditional branch is taken than when it is not, because the instruction queue must be refilled before execution resumes at the new address. Since the LBRA branch condition is always satisfied, the branch is always taken, and the instruction queue must always be refilled, so execution time is always the larger value.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| LBRA rel16 | REL | 1820 qq rr | OPPP | M68HC12 | Long Branch Never

Operation: $\quad(P C)+\$ 0004 \Rightarrow P C$
Description: Never branches. LBRN is effectively a 4-byte NOP that requires three cycles to execute. LBRN is included in the instruction set to provide a complement to the LBRA instruction. The instruction is useful during program debug, to negate the effect of another branch instruction without disturbing the offset byte. A complement for LBRA is also useful in compiler implementations.

Execution time is longer when a conditional branch is taken than when it is not, because the instruction queue must be refilled before execution resumes at the new address. Since the LBRN branch condition is never satisfied, the branch is never taken, and the queue does not need to be refilled, so execution time is always the smaller value.


| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |
| :--- | :---: | :---: | :--- | ---: | M68HC12 |  | OPO |  |  |
| :--- | :--- | :--- | :--- |
| LBRN rel16 | REL | 1821 qq rr | OPO |

Operation: If $\mathrm{V}=0$, then $(\mathrm{PC})+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$
Simple branch
Description: Tests the V status bit and branches if $\mathrm{V}=0$.
LBVC causes a branch when a previous operation on two's complement binary values does not cause an overflow. That is, when LBVC follows a two's complement operation, a branch occurs when the result of the operation is valid.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |  |
| :--- | :---: | :---: | :--- | ---: | :---: |
| HCS12 | M68HC12 |  |  |  |  |
| LBVC rel16 | REL | 1828 qq rr | OPPP/OPO ${ }^{(1)}$ | OPPP/OPO ${ }^{(1)}$ |  |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $Z+(N \oplus V)=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 18 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | $\mathrm{C}=0$ | $r<m$ | LBLO/LBCS | 1825 | Unsigned |
| $\mathrm{r}=\mathrm{m}$ | LBEQ | 1827 | $Z=1$ | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| $r<m$ | LBLO/LBCS | 1825 | $\mathrm{C}=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $r=0$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

## Long Branch if Overflow Set

Operation: If $\mathrm{V}=1$, then $(\mathrm{PC})+\$ 0004+\mathrm{Rel} \Rightarrow \mathrm{PC}$
Simple branch
Description: Tests the V status bit and branches if $\mathrm{V}=1$.
LBVS causes a branch when a previous operation on two's complement binary values causes an overflow. That is, when LBVS follows a two's complement operation, a branch occurs when the result of the operation is invalid.

See 3.9 Relative Addressing Mode for details of branch execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |  |
| :--- | :---: | :---: | :--- | ---: | :---: |
| HCS12 | M68HC12 |  |  |  |  |
| LBVS rel16 | REL | 1829 qq rr | OPPP/OPO ${ }^{(1)}$ | OPPP/OPO ${ }^{(1)}$ |  |

1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | LBGT | 18 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | LBLE | 18 2F | Signed |
| $r \geq m$ | LBGE | 18 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $\mathrm{r}<\mathrm{m}$ | LBLT | 18 2D | Signed |
| $r=m$ | LBEQ | 1827 | Z = 1 | $r \neq m$ | LBNE | 1826 | Signed |
| $r \leq m$ | LBLE | 18 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | LBGT | 18 2E | Signed |
| $r<m$ | LBLT | 18 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | LBGE | 18 2C | Signed |
| $r>m$ | LBHI | 1822 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | LBLS | 1823 | Unsigned |
| $r \geq m$ | LBHS/LBCC | 1824 | C=0 | $r<m$ | LBLO/LBCS | 1825 | Unsigned |
| $r=m$ | LBEQ | 1827 | $\mathrm{Z}=1$ | $r \neq m$ | LBNE | 1826 | Unsigned |
| $r \leq m$ | LBLS | 1823 | $C+Z=1$ | $r>m$ | LBHI | 1822 | Unsigned |
| r<m | LBLO/LBCS | 1825 | $C=1$ | $r \geq m$ | LBHS/LBCC | 1824 | Unsigned |
| Carry | LBCS | 1825 | $\mathrm{C}=1$ | No Carry | LBCC | 1824 | Simple |
| Negative | LBMI | 18 2B | $\mathrm{N}=1$ | Plus | LBPL | 18 2A | Simple |
| Overflow | LBVS | 1829 | $\mathrm{V}=1$ | No Overflow | LBVC | 1828 | Simple |
| $\mathrm{r}=0$ | LBEQ | 1827 | Z = 1 | $r \neq 0$ | LBNE | 1826 | Simple |
| Always | LBRA | 1820 | - | Never | LBRN | 1821 | Unconditional |

Operation: $\quad(\mathrm{M}) \Rightarrow \mathrm{A}$
Description: Loads the content of memory location M into accumulator A. The condition codes are set according to the data.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |
| :--- | :---: | :--- | :--- | ---: |

## Load Accumulator B

Operation: $\quad(\mathrm{M}) \Rightarrow \mathrm{B}$
Description: Loads the content of memory location M into accumulator B . The condition codes are set according to the data.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| LDAB \#opr8i | IMM | C6 ii | P | P |
| LDAB opr8a | DIR | D6 dd | rPf | rff |
| LDAB opr16a | EXT | F6 hh ll | rPO | rop |
| LDAB oprx0_xysp | IDX | E6 xb | $r P f$ | rff |
| LDAB oprx9,xysp | IDX1 | E6 xb ff | rPO | rPO |
| LDAB oprx16,xysp | IDX2 | E6 xb ee ff | frPP | frPP |
| LDAB [D,xysp] | [D,IDX] | E6 xb | fIfrPf | fIfrfP |
| LDAB [oprx16,xysp] | [IDX2] | E6 xb ee ff | fIPrPf | fIPrfP |

## Load Double Accumulator

Operation: $\quad(M: M+1) \Rightarrow A: B$
Description: Loads the contents of memory locations $M$ and $M+1$ into double accumulator D . The condition codes are set according to the data. The information from M is loaded into accumulator A , and the information from $M+1$ is loaded into accumulator $B$.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: 0; cleared

| Source Form | Address | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

## Load Stack Pointer

Operation: $\quad(\mathrm{M}: \mathrm{M}+1) \Rightarrow \mathrm{SP}$
Description: Loads the most significant byte of the SP with the content of memory location M , and loads the least significant byte of the SP with the content of the next byte of memory at $\mathrm{M}+1$.

CCR Details:


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is \$0000; cleared otherwise
V: 0; cleared

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| LDS \#opr16i | IMM | CF jj kk | PO | OP |
| LDS opr8a | DIR | DF dd | RPf | RfP |
| LDS opr16a | EXT | FF hh ll | RPO | ROP |
| LDS oprx0_xysp | IDX | EF xb | RPf | Rff |
| LDS oprx9,xysp | IDX1 | EF xb ff | RPO | RPO |
| LDS oprx16,xysp | IDX2 | EF xb ee ff | fRPP | fRPP |
| LDS [D,xysp] | [D,IDX] | EF xb | fIfRPf | fIfRfP |
| LDS [oprx16,xysp] | [IDX2] | EF xb ee ff | fiprPf | fIPRfP |

## Load Index Register X

Operation: $\quad(\mathrm{M}: \mathrm{M}+1) \Rightarrow \mathrm{X}$
Description: Loads the most significant byte of index register X with the content of memory location M , and loads the least significant byte of X with the content of the next byte of memory at $\mathrm{M}+1$.

CCR Details:


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: 0; cleared

| Source Form | Address |  |  |  |
| :--- | :---: | :--- | :--- | ---: |
| Mode | Object Code | Access Detail | MCS12 | M68HC12 |
| LDX \#opr16i | IMM | CE jj kk | PO | OP |
| LDX opr8a | DIR | DE dd | RPf | RfP |
| LDX opr16a | EXT | FE hh ll | RPO | ROP |
| LDX oprx0_xysp | IDX | EE xb | RPf | RPO |
| LDX oprx9,xysp | IDX1 | EE xb ff | RPO | fRPP |
| LDX oprx16,xysp | IDX2 | EE xb ee ff | fRPP | fIfRfP |
| LDX [D,xysp] | $[D, I D X] ~$ | EE xb | fIfRPf | fIPRfP |

## Load Index Register Y

Operation: $\quad(\mathrm{M}: \mathrm{M}+1) \Rightarrow \mathrm{Y}$
Description: Loads the most significant byte of index register $Y$ with the content of memory location M , and loads the least significant byte of Y with the content of the next memory location at $\mathrm{M}+1$.

CCR Details:


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is \$0000; cleared otherwise
V: 0; cleared

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| LDY \#opr16i | IMM | CD jj kk | PO | OP |
| LDY opr8a | DIR | DD dd | RPf | RfP |
| LDY opr16a | EXT | FD hh ll | RPO | ROP |
| LDY oprx0_xysp | IDX | ED xb | RPf | RfP |
| LDY oprx9,xysp | IDX1 | ED xb ff | RPO | RPO |
| LDY oprx16,xysp | IDX2 | ED xb ee ff | fRPP | fRPP |
| LDY [D,xysp] | [D,IDX] | ED xb | fIfRPf | fIfRfP |
| LDY [oprx16,xysp] | [IDX2] | ED xb ee ff | fiprPf | fIPRfP |

## Operation: Effective Address $\Rightarrow \mathrm{SP}$

Description: Loads the stack pointer with an effective address specified by the program. The effective address can be any indexed addressing mode operand address except an indirect address. Indexed addressing mode operand addresses are formed by adding an optional constant supplied by the program or an accumulator value to the current value in $\mathrm{X}, \mathrm{Y}, \mathrm{SP}$, or PC. See 3.10 Indexed Addressing Modes for more details.

LEAS does not alter condition code bits. This allows stack modification without disturbing CCR bits changed by recent arithmetic operations.

Operation is a bit more complex when LEAS is used with auto-increment or auto-decrement operand specifications and the SP is the referenced index register. The index register is loaded with what would have gone out to the address bus in the case of a load index instruction. In the case of a pre-increment or pre-decrement, the modification is made before the index register is loaded. In the case of a post-increment or post-decrement, modification would have taken effect after the address went out on the address bus, so post-modification does not affect the content of the index register.

In the unusual case where LEAS involves two different index registers and post-increment or post-decrement, both index registers are modified as demonstrated by the following example. Consider the instruction LEAS 4, $\mathrm{Y}+$. First S is loaded with the value of Y , then Y is incremented by 4 .


1. Due to internal M68HC12 CPU requirements, the program word fetch is performed twice to the same address during this instruction.

## Operation: Effective Address $\Rightarrow X$

Description: Loads index register $X$ with an effective address specified by the program. The effective address can be any indexed addressing mode operand address except an indirect address. Indexed addressing mode operand addresses are formed by adding an optional constant supplied by the program or an accumulator value to the current value in $\mathrm{X}, \mathrm{Y}, \mathrm{SP}$, or PC. See 3.10 Indexed Addressing Modes for more details.

Operation is a bit more complex when LEAX is used with auto-increment or auto-decrement operand specifications and index register $X$ is the referenced index register. The index register is loaded with what would have gone out to the address bus in the case of a load indexed instruction. In the case of a pre-increment or pre-decrement, the modification is made before the index register is loaded. In the case of a post-increment or post-decrement, modification would have taken effect after the address went out on the address bus, so post-modification does not affect the content of the index register.

In the unusual case where LEAX involves two different index registers and post-increment and post-decrement, both index registers are modified as demonstrated by the following example. Consider the instruction LEAX 4, $\mathrm{Y}+$. First X is loaded with the value of Y , then Y is incremented by 4 .


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| LEAX oprx0_xysp | IDX | $1 A$ xb | Pf | M68HC12 |
| LEAX oprx9,xysp | IDX1 | 1A xb ff | PO | PO |
| LEAX oprx16,xysp | IDX2 | 1A xb ee ff | PP | PP |

1. Due to internal M68HC12 CPU requirements, the program word fetch is performed twice to the same address during this instruction.

# LEAY 

 Load Y with Effective Address
## Operation: Effective Address $\Rightarrow \mathrm{Y}$

Description: Loads index register Y with an effective address specified by the program. The effective address can be any indexed addressing mode operand address except an indirect address. Indexed addressing mode operand addresses are formed by adding an optional constant supplied by the program or an accumulator value to the current value in $\mathrm{X}, \mathrm{Y}, \mathrm{SP}$, or PC. See 3.10 Indexed Addressing Modes for more details.

Operation is a bit more complex when LEAY is used with auto-increment or auto-decrement operand specifications and index register $Y$ is the referenced index register. The index register is loaded with what would have gone out to the address bus in the case of a load indexed instruction. In the case of a pre-increment or pre-decrement, the modification is made before the index register is loaded. In the case of a post-increment or post-decrement, modification would have taken effect after the address went out on the address bus, so post-modification does not affect the content of the index register.

In the unusual case where LEAY involves two different index registers and post-increment and post-decrement, both index registers are modified as demonstrated by the following example. Consider the instruction LEAY 4, $\mathrm{X}+$. First Y is loaded with the value of X , then X is incremented by 4 .


1. Due to internal M68HC12 CPU requirements, the program word fetch is performed twice to the same address during this instruction. Logical Shift Left Memory (Same as ASL)

Operation:


Description: Shifts all bits of the memory location $M$ one place to the left. Bit 0 is loaded with 0 . The C status bit is loaded from the most significant bit of $M$.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \bullet \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \bullet \mathrm{C}]$ (for N and C after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: M7
Set if the LSB of $M$ was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

## LSLA

## Logical Shift Left A (Same as ASLA)

## Operation:



Description: Shifts all bits of accumulator A one place to the left. Bit 0 is loaded with 0 . The C status bit is loaded from the most significant bit of A .

CCR Details:


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \cdot \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \cdot \mathrm{C}]$ (for N and C after the shift) Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: A7
Set if the LSB of A was set before the shift; cleared otherwise

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| LSLA | INH | 48 | 0 | $\bigcirc$ |

## Logical Shift Left B (Same as ASLB)

Operation:


Description: Shifts all bits of accumulator B one place to the left. Bit 0 is loaded with 0 . The $C$ status bit is loaded from the most significant bit of $B$.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \bullet \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \bullet \mathrm{C}]$ (for N and C after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: B7
Set if the LSB of B was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| LSLB | INH | 58 | 0 | M68HC12 |

## LSLD

## Logical Shift Left Double <br> (Same as ASLD)

## Operation:



Description: Shifts all bits of double accumulator D one place to the left. Bit 0 is loaded with 0 . The C status bit is loaded from the most significant bit of accumulator A .


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \bullet \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \bullet \mathrm{C}]$ (for N and C after the shift) Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: D15
Set if the MSB of D was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| LSLD | INH | 59 | 0 | M68HC12 |

## LSR

## Logical Shift Right Memory

## Operation:



Description: Shifts all bits of memory location M one place to the right. Bit 7 is loaded with 0 . The C status bit is loaded from the least significant bit of M .


N: 0; cleared
Z: Set if result is $\$ 00$; cleared otherwise
V: $N \oplus C=[N \bullet \bar{C}]+[\bar{N} \bullet C]$ (for $N$ and $C$ after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: M0
Set if the LSB of $M$ was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| LSR opr16a | EXT | 74 hh ll | rPwo | M68HC12 |
| LSR oprx0_xysp | IDX | 64 xb | rPw | rOPw |
| LSR oprx9,xysp | IDX1 | 64 xb ff | rPwo | rPw |
| LSR oprx16,xysp | IDX2 | 64 xb ee ff | frPwP | frPPw |
| LSR [D,xysp] | [D,IDX] | 64 xb | fIfrPw | fIfrPw |
| LSR [oprx16,xysp] | $[I D X 2] ~$ | 64 xb ee ff | fIPrPw | fIPrPw |

## LSRA

## Logical Shift Right A

## Operation:



Description: Shifts all bits of accumulator A one place to the right. Bit 7 is loaded with 0 . The $C$ status bit is loaded from the least significant bit of $A$.


N: 0; cleared
Z: Set if result is $\$ 00$; cleared otherwise
V: $N \oplus C=[N \bullet \bar{C}]+[\bar{N} \bullet C]$ (for $N$ and $C$ after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: AO
Set if the LSB of A was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| LSRA | INH | 44 | 0 | M68HC12 |

## LSRB

## Logical Shift Right B

## Operation:



Description: Shifts all bits of accumulator B one place to the right. Bit 7 is loaded with 0 . The C status bit is loaded from the least significant bit of $B$.

$\mathrm{N}: 0$; cleared
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \bullet \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \bullet \mathrm{C}]$ (for N and C after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: BO
Set if the LSB of B was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| LSRB | INH | 54 | 0 | M68HC12 |

## LSRD

## Logical Shift Right Double

## LSRD

## Operation:



Description: Shifts all bits of double accumulator D one place to the right. D15 (MSB of $A$ ) is loaded with 0 . The $C$ status bit is loaded from D0 (LSB of B).

$\mathrm{N}: 0$; cleared
Z: Set if result is $\$ 0000$; cleared otherwise
V: DO
Set if, after the shift operation, C is set; cleared otherwise
C: DO
Set if the LSB of D was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| LSRD | INH | 49 | 0 | M68HC12 |

Operation: $\quad \operatorname{MAX}((A),(M)) \Rightarrow A$
Description: Subtracts an unsigned 8 -bit value in memory from an unsigned 8 -bit value in accumulator $A$ to determine which is larger and leaves the larger of the two values in $A$. The $Z$ status bit is set when the result of the subtraction is zero (the values are equal), and the C status bit is set when the subtraction requires a borrow (the value in memory is larger than the value in the accumulator). When $\mathrm{C}=1$, the value in A has been replaced by the value in memory.

The unsigned value in memory is accessed by means of indexed addressing modes, which allow a great deal of flexibility in specifying the address of the operand. Auto increment/decrement variations of indexed addressing facilitate finding the largest value in a list of values.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{A} 7 \cdot \overline{\mathrm{M} 7} \bullet \overline{\mathrm{R} 7}+\overline{\mathrm{A} 7} \cdot \mathrm{M} 7 \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
$C: \overline{A 7} \bullet M 7+M 7 \bullet R 7+R 7 \bullet \overline{A 7}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise
Condition codes reflect internal subtraction ( $R=A-M$ )

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| MAXA oprx0_xysp | IDX | 1818 xb | OrPf | OrfP |
| MAXA oprx9,xysp | IDX1 | 1818 xb ff | OrPO | OrPO |
| MAXA oprx16,xysp | IDX2 | 1818 xb ee ff | OfrPP | Ofrpp |
| MAXA [D,xysp] | [D,IDX] | $18 \quad 18 \mathrm{xb}$ | OfIfrPf | OfIfrfP |
| MAXA [oprx16,xysp] | [IDX2] | 1818 xb ee ff | OfIPrPf | OfIPrfP |

Operation: $\operatorname{MAX}((A),(M)) \Rightarrow M$
Description: Subtracts an unsigned 8 -bit value in memory from an unsigned 8 -bit value in accumulator A to determine which is larger and leaves the larger of the two values in the memory location. The $Z$ status bit is set when the result of the subtraction is zero (the values are equal), and the C status bit is set when the subtraction requires a borrow (the value in memory is larger than the value in the accumulator). When $\mathrm{C}=0$, the value in accumulator A has replaced the value in memory.

The unsigned value in memory is accessed by means of indexed addressing modes, which allow a great deal of flexibility in specifying the address of the operand.

|  | $\mathbf{S}$ |  |  | $\mathbf{X}$ | $\mathbf{H}$ | $\mathbf{I}$ | $\mathbf{N}$ | $\mathbf{Z}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{C}$ | $\mathbf{V}$ | $\mathbf{C}$ |  |  |  |  |  |  |
|  | - | - | - | - | $\Delta$ | $\Delta$ | $\Delta$ | $\Delta$ |

N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: A7•M7• $\overline{\mathrm{R} 7}+\overline{\mathrm{A} 7} \cdot \mathrm{M} 7 \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
$C: \overline{A 7} \bullet M 7+M 7 \bullet R 7+R 7 \bullet \overline{A 7}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise
Condition codes reflect internal subtraction ( $R=A-M$ )

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| MAXM oprx0_xysp | IDX | 18 1C xb | OrPw | M68HC12 |
| MAXM oprx9,xysp | IDX1 | 18 1C xb ff | OrPwO | OrPw |
| MAXM oprx16,xysp | IDX2 | 18 1C xb ee ff | OfrPwP | OrPwO |
| MAXM [D,xysp] | $[D, I D X]$ | 18 1C xb | OfIfrPw | OfrPwP |
| MAXM [oprx16,xysp] | $[I D X 2]$ | 18 1C xb ee ff | OfIPrPw | OfIfrPw |

Operation: $\quad$ Grade of Membership $\Rightarrow \mathrm{M}_{(\mathrm{Y})}$
$(\mathrm{Y})+\$ 0001 \Rightarrow \mathrm{Y}$
$(X)+\$ 0004 \Rightarrow X$
Description: Before executing MEM, initialize A, X, and Y. Load A with the current crisp value of a system input variable. Load $Y$ with the fuzzy input RAM location where the grade of membership is to be stored. Load X with the first address of a 4-byte data structure that describes a trapezoidal membership function. The data structure consists of:

- Point_1 - The x -axis starting point for the leading side (at $\mathrm{M}_{\mathrm{X}}$ )
- Slope_1 - The slope of the leading side (at $\mathrm{M}_{\mathrm{X}+1}$ )
- Point_2 - The $x$-axis position of the rightmost point (at $\mathrm{M}_{\mathrm{X}+2}$ )
- Slope_2 - The slope of the trailing side (at $\mathrm{M}_{\mathrm{X}+3}$ ); the right side slopes up and to the left from point_2

A slope_1 or slope_2 value of $\$ 00$ is a special case in which the membership function either starts with a grade of \$FF at input = point_1, or ends with a grade of \$FF at input = point_2 (infinite slope).

During execution, the value of A remains unchanged. X is incremented by four and Y is incremented by one.

$\mathrm{H}, \mathrm{N}, \mathrm{Z}, \mathrm{V}$, and C may be altered by this instruction.

| Source Form | Address <br> Mode | Object Code | Access Detail |  |  |
| :--- | :---: | :--- | :--- | ---: | ---: |
| HCS12 |  | M68HC12 |  |  |  |
|  | Special | 01 | RRfOw | RRfOw |  |

## Place Smaller of Two Unsigned 8-Bit Values in Accumulator $\mathbf{A}$

Operation: $\quad \operatorname{MIN}((A),(M)) \Rightarrow A$
Description: Subtracts an unsigned 8 -bit value in memory from an unsigned 8 -bit value in accumulator $A$ to determine which is larger, and leaves the smaller of the two values in accumulator A . The Z status bit is set when the result of the subtraction is zero (the values are equal), and the C status bit is set when the subtraction requires a borrow (the value in memory is larger than the value in the accumulator). When $C=0$, the value in accumulator A has been replaced by the value in memory.

The unsigned value in memory is accessed by means of indexed addressing modes, which allow a great deal of flexibility in specifying the address of the operand. Auto increment/decrement variations of indexed addressing facilitate finding the smallest value in a list of values.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: A7• $\overline{\mathrm{M} 7} \bullet \overline{\mathrm{R} 7}+\overline{\mathrm{A} 7} \bullet \mathrm{M} 7 \bullet \mathrm{R7}$
Set if a two's complement overflow resulted from the operation; cleared otherwise
$C: \overline{A 7} \bullet M 7+M 7 \bullet R 7+R 7 \bullet \overline{A 7}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise
Condition codes reflect internal subtraction ( $R=A-M$ )

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| MINA oprx0_xysp | IDX | 1819 xb | OrPf | OrfP |
| MINA oprx9,xysp | IDX1 | 1819 xb ff | OrPO | OrPO |
| MINA oprx16,xysp | IDX2 | 1819 xb ee ff | Ofrpp | Ofrpp |
| MINA [D,xysp] | [D,IDX] | 1819 xb | OfIfrPf | OfIfrfP |
| MINA [oprx16,xysp] | [IDX2] | 1819 xb ee ff | OfIPrPf | OfIPrfP |

Operation: $\quad \operatorname{MIN}((A),(M)) \Rightarrow M$
Description: Subtracts an unsigned 8 -bit value in memory from an unsigned 8 -bit value in accumulator A to determine which is larger and leaves the smaller of the two values in the memory location. The $Z$ status bit is set when the result of the subtraction is zero (the values are equal), and the C status bit is set when the subtraction requires a borrow (the value in memory is larger than the value in the accumulator). When $C=1$, the value in accumulator A has replaced the value in memory.

The unsigned value in memory is accessed by means of indexed addressing modes, which allow a great deal of flexibility in specifying the address of the operand.

CCR Details:

| $\mathbf{S}$ | $\mathbf{X}$ | $\mathbf{H}$ | $\mathbf{I}$ | $\mathbf{N}$ | $\mathbf{Z}$ | $\mathbf{V}$ | $\mathbf{C}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - | - | - | - | $\Delta$ | $\Delta$ | $\Delta$ | $\Delta$ |

N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{A} 7 \cdot \overline{\mathrm{M} 7} \bullet \overline{\mathrm{R} 7}+\overline{\mathrm{A} 7} \cdot \mathrm{M} 7 \bullet \mathrm{R7}$
Set if a two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{A 7} \bullet M 7+M 7 \bullet R 7+R 7 \bullet \overline{A 7}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise
Condition codes reflect internal subtraction ( $R=A-M$ )

| Source Form | Address | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
|  | Mode | HCS12 | M68HC12 |  |
| MINM oprx0_xysp | IDX | 18 1D xb | OrPw | OrPw |
| MINM oprx9,xysp | IDX1 | 18 1D xb ff | OrPwO | OrPwo |
| MINM oprx16,xysp | IDX2 | 18 1D xb ee ff | OfrPwP | OfrPwP |
| MINM [D,xysp] | [D,IDX] | 18 1D xb | OfIfrPw | OfIfrPw |
| MINM [oprx16,xysp] | [IDX2] | 18 1D xb ee ff | OfIPrPw | OfIPrPw |

## Move a Byte of Data

 from One Memory Location to AnotherOperation: $\quad\left(M_{1}\right) \Rightarrow M_{2}$
Description: Moves the content of one memory location to another memory location. The content of the source memory location is not changed.

Move instructions use separate addressing modes to access the source and destination of a move. The following combinations of addressing modes are supported: IMM-EXT, IMM-IDX, EXT-EXT, EXT-IDX, IDX-EXT, and IDX-IDX. IDX operands allow indexed addressing mode specifications that fit in a single postbyte including 5 -bit constant, accumulator offsets, and auto increment/decrement modes. Nine-bit and 16-bit constant offsets would require additional extension bytes and are not allowed. Indexed indirect modes (for example [D,r]) are also not allowed.

There are special considerations when using PC-relative addressing with move instructions. These are discussed in 3.11 Instructions Using Multiple Modes.


| Source Form ${ }^{(1)}$ | Address Mode | Object Code | Access Detail |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| MOVB \#opr8, opr16a | IMM-EXT | 18 OB ii hh ll | OPwP | OPwP |
| MOVB \#opr8i, oprx0_xysp | IMM-IDX | 1808 xb ii | OPwO | OPwO |
| MOVB opr16a, opr16a | EXT-EXT | 18 0C hh ll hh ll | OrPwPO | OrPwPo |
| MOVB opr16a, oprx0_xysp | EXT-IDX | 1809 xb hh 11 | OPrPw | OPrPw |
| MOVB oprx0_xysp, opr16a | IDX-EXT | 18 OD xb hh ll | OrPwP | OrPwP |
| MOVB oprx0_xysp, oprx0_xysp | IDX-IDX | 18 OA xb xb | OrPwo | OrPwO |

1. The first operand in the source code statement specifies the source for the move.

Operation: $\quad\left(M: M+1_{1}\right) \Rightarrow M: M+1_{2}$
Description: Moves the content of one 16 -bit location in memory to another 16-bit location in memory. The content of the source memory location is not changed.

Move instructions use separate addressing modes to access the source and destination of a move. The following combinations of addressing modes are supported: IMM-EXT, IMM-IDX, EXT-EXT, EXT-IDX, IDX-EXT, and IDX-IDX. IDX operands allow indexed addressing mode specifications that fit in a single postbyte including 5 -bit constant, accumulator offsets, and auto increment/decrement modes. Nine-bit and 16-bit constant offsets would require additional extension bytes and are not allowed. Indexed indirect modes (for example [D,r]) are also not allowed.

There are special considerations when using PC-relative addressing with move instructions. These are discussed in 3.11 Instructions Using Multiple Modes.


| Source Form ${ }^{(1)}$ | Address Mode | Object Code | Access Detail |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| MOVW \#opr16i, opr16a | IMM-EXT | 1803 jj kk hh ll | OPWPO | OPWPO |
| MOVW \#opr16i, oprx0_xysp | IMM-IDX | 1800 xb jj kk | OPPW | OPPW |
| MOVW opr16a, opr16a | EXT-EXT | 1804 hh 11 hh 11 | ORPWPO | ORPWPO |
| MOVW opr16a, oprx0_xysp | EXT-IDX | 1801 xb hh 11 | OPRPW | OPRPW |
| MOVW oprx0_xysp, opr16a | IDX-EXT | 1805 xb hh 11 | ORPWP | ORPWP |
| MOVW oprx0_xysp, oprx0_xysp | IDX-IDX | 1802 xb xb | ORPWO | ORPWO |

1. The first operand in the source code statement specifies the source for the move.

## Multiply <br> 8-Bit by 8-Bit (Unsigned)

Operation: $\quad(A) \times(B) \Rightarrow A: B$
Description: Multiplies the 8-bit unsigned binary value in accumulator A by the 8-bit unsigned binary value in accumulator $B$ and places the 16 -bit unsigned result in double accumulator $D$. The carry flag allows rounding the most significant byte of the result through the sequence MUL, ADCA \#0.


C: R7
Set if bit 7 of the result ( B bit 7 ) is set; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| MUL | INH | 12 | 0 | MCS12 |

Operation: $\quad 0-(M)=(\bar{M})+1 \Rightarrow M$
Description: Replaces the content of memory location $M$ with its two's complement (the value $\$ 80$ is left unchanged).


N: Set if MSB of result is set; cleared otherwise.
Z: Set if result is $\$ 00$; cleared otherwise.
V : R7• $\overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{RO}}$
Set if there is a two's complement overflow from the implied subtraction from zero; cleared otherwise. Two's complement overflow occurs if and only if $(\mathrm{M})=\$ 80$
C: R7 + R6 + R5 + R4 + R3 + R2 + R1 + R 0
Set if there is a borrow in the implied subtraction from zero; cleared otherwise. Set in all cases except when $(M)=\$ 00$.

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| NEG opr16a | EXT | 70 hh 11 | rPOw | ropw |
| NEG oprx0_xysp | IDX | 60 xb | rPw | rPw |
| NEG oprx9,xysp | IDX1 | 60 xb ff | rPwo | rPOw |
| NEG oprx16,xysp | IDX2 | 60 xb ee ff | frPwP | frPPw |
| NEG [D,xysp] | [D,IDX] | 60 xb | fIfrPw | fIfrPw |
| NEG [oprx16,xysp] | [IDX2] | 60 xb ee ff | fIPrPw | fIPrPw |

## Negate A

Operation: $\quad 0-(A)=(\bar{A})+1 \Rightarrow A$
Description: Replaces the content of accumulator A with its two's complement (the value $\$ 80$ is left unchanged).


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{R} 7 \cdot \overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{RO}}$
Set if there is a two's complement overflow from the implied subtraction from zero; cleared otherwise
Two's complement overflow occurs if and only if $(A)=\$ 80$
C: R7 + R6 + R5 + R4 + R3 + R2 + R1 + R 0
Set if there is a borrow in the implied subtraction from zero; cleared otherwise
Set in all cases except when $(\mathrm{A})=\$ 00$

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| NEGA | INH | 40 | 0 | M68HC12 |

## Negate B

Operation: $\quad 0-(B)=(\bar{B})+1 \Rightarrow B$
Description: Replaces the content of accumulator B with its two's complement (the value $\$ 80$ is left unchanged).


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V : R7• $\overline{\mathrm{R} 6} \cdot \overline{\mathrm{R} 5} \cdot \overline{\mathrm{R} 4} \cdot \overline{\mathrm{R} 3} \cdot \overline{\mathrm{R} 2} \cdot \overline{\mathrm{R} 1} \cdot \overline{\mathrm{R} 0}$
Set if there is a two's complement overflow from the implied subtraction from zero; cleared otherwise
Two's complement overflow occurs if and only if $(B)=\$ 80$
C: R7 + R6 + R5 + R4 + R3 + R2 + R1 + R 0
Set if there is a borrow in the implied subtraction from zero; cleared otherwise
Set in all cases except when $(B)=\$ 00$

| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |
| :--- | :---: | :--- | :--- | :--- |

## Operation: No operation

Description: This single-byte instruction increments the PC and does nothing else. No other CPU registers are affected. NOP is typically used to produce a time delay, although some software disciplines discourage CPU frequency-based time delays. During debug, NOP instructions are sometimes used to temporarily replace other machine code instructions, thus disabling the replaced instruction(s).


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| NOP | INH | A7 | 0 | M68HC12 |

## Inclusive OR A

Operation: $\quad(A)+(M) \Rightarrow A$
Description: Performs bitwise logical inclusive OR between the content of accumulator A and the content of memory location M and places the result in A . Each bit of A after the operation is the logical inclusive OR of the corresponding bits of $M$ and of $A$ before the operation.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| ORAA \#opr8i | IMM | 8A ii | P | P |
| ORAA opr8a | DIR | 9A dd | rPf | rff |
| ORAA opr16a | EXT | BA hh ll | rPO | rop |
| ORAA oprx0_xysp | IDX | AA xb | rPf | rfP |
| ORAA oprx9,xysp | IDX1 | AA xb ff | rPO | rPO |
| ORAA oprx16,xysp | IDX2 | AA xb ee ff | frPP | $f r P P$ |
| ORAA [D,xysp] | [D,IDX] | AA xb | fIfrPf | fIfrfP |
| ORAA [oprx16,xysp] | [IDX2] | AA xb ee ff | fIPrPf | fIPrfP |

## Inclusive OR B

Operation: $\quad(B)+(M) \Rightarrow B$
Description: Performs bitwise logical inclusive OR between the content of accumulator B and the content of memory location M . The result is placed in $B$. Each bit of $B$ after the operation is the logical inclusive OR of the corresponding bits of $M$ and of $B$ before the operation.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: $\quad(C C R)+(M) \Rightarrow$ CCR
Description: Performs bitwise logical inclusive OR between the content of memory location M and the content of the CCR and places the result in the CCR. Each bit of the CCR after the operation is the logical OR of the corresponding bits of $M$ and of CCR before the operation. To set one or more bits, set the corresponding bit of the mask equal to 1 . Bits corresponding to 0 s in the mask are not changed by the ORCC operation.


Condition code bits are set if the corresponding bit was 1 before the operation or if the corresponding bit in the instruction-provided mask is 1 . The X interrupt mask cannot be set by any software instruction.

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| ORCC \#opr8i | IMM | 14 ii | P | M68HC12 |

## Push A onto Stack

Operation: $\quad(\mathrm{SP})-\$ 0001 \Rightarrow S P$

$$
(A) \Rightarrow M_{(S P)}
$$

Description: Stacks the content of accumulator A. The stack pointer is decremented by one. The content of A is then stored at the address the SP points to.

Push instructions are commonly used to save the contents of one or more CPU registers at the start of a subroutine. Complementary pull instructions can be used to restore the saved CPU registers just before returning from the subroutine.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| PSHA | INH | 36 | Os | M68HC12 |

Operation: $\quad(\mathrm{SP})-\$ 0001 \Rightarrow \mathrm{SP}$
(B) $\Rightarrow \mathrm{M}_{(\mathrm{SP})}$

Description: Stacks the content of accumulator B. The stack pointer is decremented by one. The content of $B$ is then stored at the address the SP points to.

Push instructions are commonly used to save the contents of one or more CPU registers at the start of a subroutine. Complementary pull instructions can be used to restore the saved CPU registers just before returning from the subroutine.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| PSHB | INH | 37 | Os | M68HC12 |

## Push CCR onto Stack

Operation: $\quad(\mathrm{SP})-\$ 0001 \Rightarrow \mathrm{SP}$ (CCR) $\Rightarrow \mathrm{M}_{\text {(SP) }}$

Description: Stacks the content of the condition codes register. The stack pointer is decremented by one. The content of the CCR is then stored at the address to which the SP points.

Push instructions are commonly used to save the contents of one or more CPU registers at the start of a subroutine. Complementary pull instructions can be used to restore the saved CPU registers just before returning from the subroutine.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| PSHC | INH | 39 | HCS12 | M68HC12 |

Operation: $\quad(\mathrm{SP})-\$ 0002 \Rightarrow \mathrm{SP}$
$(A: B) \Rightarrow M_{(S P)}: M_{(S P+1)}$
Description: Stacks the content of double accumulator D. The stack pointer is decremented by two, then the contents of accumulators $A$ and $B$ are stored at the location to which the SP points.

After PSHD executes, the SP points to the stacked value of accumulator A. This stacking order is the opposite of the order in which A and B are stacked when an interrupt is recognized. The interrupt stacking order is backward-compatible with the M6800, which had no 16-bit accumulator.

Push instructions are commonly used to save the contents of one or more CPU registers at the start of a subroutine. Complementary pull instructions can be used to restore the saved CPU registers just before returning from the subroutine.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| PSHD | INH | 3 B | M68HC12 |  |

## Push Index Register X onto Stack

Operation: $\quad(S P)-\$ 0002 \Rightarrow S P$
$\left(\mathrm{X}_{\mathrm{H}}: \mathrm{X}_{\mathrm{L}}\right) \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}$
Description: Stacks the content of index register X . The stack pointer is decremented by two. The content of $X$ is then stored at the address to which the SP points. After PSHX executes, the SP points to the stacked value of the high-order half of $X$.

Push instructions are commonly used to save the contents of one or more CPU registers at the start of a subroutine. Complementary pull instructions can be used to restore the saved CPU registers just before returning from the subroutine.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| PSHX | INH | 34 | MCS12 | M68HC12 |

Operation: $\quad(\mathrm{SP})-\$ 0002 \Rightarrow \mathrm{SP}$
$\left(\mathrm{Y}_{\mathrm{H}}: \mathrm{Y}_{\mathrm{L}}\right) \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}$
Description: Stacks the content of index register Y . The stack pointer is decremented by two. The content of $Y$ is then stored at the address to which the SP points. After PSHY executes, the SP points to the stacked value of the high-order half of Y .

Push instructions are commonly used to save the contents of one or more CPU registers at the start of a subroutine. Complementary pull instructions can be used to restore the saved CPU registers just before returning from the subroutine.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| PSHY | INH | 35 | MCS12 | M68HC12 |

## Pull A from Stack

Operation: $\quad\left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{A}$
$(S P)+\$ 0001 \Rightarrow S P$
Description: Accumulator A is loaded from the address indicated by the stack pointer. The SP is then incremented by one.

Pull instructions are commonly used at the end of a subroutine, to restore the contents of CPU registers that were pushed onto the stack before subroutine execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | :--- |
| PULA | INH | 32 | HCS12 | M68HC12 |

Operation: $\quad\left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{B}$
$(\mathrm{SP})+\$ 0001 \Rightarrow \mathrm{SP}$
Description: Accumulator $B$ is loaded from the address indicated by the stack pointer. The SP is then incremented by one.

Pull instructions are commonly used at the end of a subroutine, to restore the contents of CPU registers that were pushed onto the stack before subroutine execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| PULB | INH | 33 | HCS12 | M68HC12 |

Operation: $\quad\left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{CCR}$
$(S P)+\$ 0001 \Rightarrow S P$
Description: The condition code register is loaded from the address indicated by the stack pointer. The SP is then incremented by one.

Pull instructions are commonly used at the end of a subroutine to restore the contents of CPU registers that were pushed onto the stack before subroutine execution.


Condition codes take on the value pulled from the stack, except that the $X$ mask bit cannot change from 0 to 1 . Software can leave the $X$ bit set, leave it cleared, or change it from 1 to 0 , but it can be set only by a reset or by recognition of an XIRQ interrupt.

| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |
| :--- | :---: | :---: | :--- | :--- |

Operation: $\quad\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{A}: \mathrm{B}$ $(S P)+\$ 0002 \Rightarrow S P$

Description: Double accumulator D is loaded from the address indicated by the stack pointer. The SP is then incremented by two.

The order in which $A$ and $B$ are pulled from the stack is the opposite of the order in which $A$ and $B$ are pulled when an RTI instruction is executed. The interrupt stacking order for $A$ and $B$ is backward-compatible with the M6800, which had no 16-bit accumulator.

Pull instructions are commonly used at the end of a subroutine to restore the contents of CPU registers that were pushed onto the stack before subroutine execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| PULD | INH | $3 A$ | MCS12 | M68HC12 |

Operation: $\quad\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{X}_{\mathrm{H}}: \mathrm{X}_{\mathrm{L}}$ $(\mathrm{SP})+\$ 0002 \Rightarrow \mathrm{SP}$

Description: Index register X is loaded from the address indicated by the stack pointer. The SP is then incremented by two.

Pull instructions are commonly used at the end of a subroutine to restore the contents of CPU registers that were pushed onto the stack before subroutine execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| PULX | INH | 30 | HCS12 | M68HC12 |

Operation: $\quad\left(M_{(S P)}: M_{(S P+1)}\right) \Rightarrow Y_{H}: Y_{L}$ $(\mathrm{SP})+\$ 0002 \Rightarrow \mathrm{SP}$

Description: Index register Y is loaded from the address indicated by the stack pointer. The SP is then incremented by two.

Pull instructions are commonly used at the end of a subroutine to restore the contents of CPU registers that were pushed onto the stack before subroutine execution.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| PULY | INH | 31 | HCS12 | M68HC12 |

## Operation: MIN-MAX Rule Evaluation

Description: Performs an unweighted evaluation of a list of rules, using fuzzy input values to produce fuzzy outputs. REV can be interrupted, so it does not adversely affect interrupt latency.

The REV instruction uses an 8-bit offset from a base address stored in index register $Y$ to determine the address of each fuzzy input and fuzzy output. For REV to execute correctly, each rule in the knowledge base must consist of a table of 8 -bit antecedent offsets followed by a table of 8 -bit consequent offsets. The value $\$$ FE marks boundaries between antecedents and consequents and between successive rules. The value \$FF marks the end of the rule list. REV can evaluate any number of rules with any number of inputs and outputs.

Beginning with the address pointed to by the first rule antecedent, REV evaluates each successive fuzzy input value until it encounters an \$FE separator. Operation is similar to that of a MINA instruction. The smallest input value is the truth value of the rule. Then, beginning with the address pointed to by the first rule consequent, the truth value is compared to each successive fuzzy output value until another \$FE separator is encountered; if the truth value is greater than the current output value, it is written to the output. Operation is similar to that of a MAXM instruction. Rules are processed until an \$FF terminator is encountered.

Before executing REV, perform these set up operations.

- X must point to the first 8 -bit element in the rule list.
- Y must point to the base address for fuzzy inputs and fuzzy outputs.
- A must contain the value $\$$ FF, and the CCR $V$ bit must $=0$. (LDAA \#\$FF places the correct value in A and clears V.)
- Clear fuzzy outputs to 0s.

Index register X points to the element in the rule list that is being evaluated. X is automatically updated so that execution can resume correctly if the instruction is interrupted. When execution is complete, $X$ points to the next address after the \$FF separator at the end of the rule list.

## Fuzzy Logic Rule Evaluation (Continued)

Index register $Y$ points to the base address for the fuzzy inputs and fuzzy outputs. The value in Y does not change during execution.

Accumulator A holds intermediate results. During antecedent processing, a MIN function compares each fuzzy input to the value stored in $A$, and writes the smaller of the two to $A$. When all antecedents have been evaluated, A contains the smallest input value. This is the truth value used during consequent processing. Accumulator A must be initialized to \$FF for the MIN function to evaluate the inputs of the first rule correctly. For subsequent rules, the value \$FF is written to $A$ when an \$FE marker is encountered. At the end of execution, accumulator A holds the truth value for the last rule.

The $V$ status bit signals whether antecedents (0) or consequents (1) are being processed. $V$ must be initialized to 0 for processing to begin with the antecedents of the first rule. Once execution begins, the value of V is automatically changed as \$FE separators are encountered. At the end of execution, $V$ should equal 1, because the last element before the \$FF end marker should be a rule consequent. If V is equal to 0 at the end of execution, the rule list is incorrect.

Fuzzy outputs must be cleared to $\$ 00$ before processing begins in order for the MAX algorithm used during consequent processing to work correctly. Residual output values would cause incorrect comparison.

Refer to Section 9. Fuzzy Logic Support for details.


V : 1 ; Normally set, unless rule structure is erroneous
$\mathrm{H}, \mathrm{N}, \mathrm{Z}$, and C may be altered by this instruction

| Source Form | Address Mode | Object Code | Access Detail ${ }^{(1)}$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| REV <br> (replace comma if interrupted) | Special | 18 3A | $\begin{aligned} & \text { Orf }(t, t x) O \\ & \text { ff }+\operatorname{Orf}(t, \end{aligned}$ | $\begin{aligned} & \text { Orf(t,tx)O} \\ & f f+\operatorname{Orf}(t, \end{aligned}$ |

1. The 3-cycle loop in parentheses is executed once for each element in the rule list. When an interrupt occurs, there is a 2 -cycle exit sequence, a 4-cycle re-entry sequence, then execution resumes with a prefetch of the last antecedent or consequent being processed at the time of the interrupt.

Operation: MIN-MAX Rule Evaluation with Optional Rule Weighting<br>Description: REVW performs either weighted or unweighted evaluation of a list of rules, using fuzzy inputs to produce fuzzy outputs. REVW can be interrupted, so it does not adversely affect interrupt latency.

For REVW to execute correctly, each rule in the knowledge base must consist of a table of 16-bit antecedent pointers followed by a table of 16-bit consequent pointers. The value \$FFFE marks boundaries between antecedents and consequents, and between successive rules. The value \$FFFF marks the end of the rule list. REVW can evaluate any number of rules with any number of inputs and outputs.

Setting the $C$ status bit enables weighted evaluation. To use weighted evaluation, a table of 8-bit weighting factors, one per rule, must be stored in memory. Index register Y points to the weighting factors.

Beginning with the address pointed to by the first rule antecedent, REVW evaluates each successive fuzzy input value until it encounters an \$FFFE separator. Operation is similar to that of a MINA instruction. The smallest input value is the truth value of the rule. Next, if weighted evaluation is enabled, a computation is performed, and the truth value is modified. Then, beginning with the address pointed to by the first rule consequent, the truth value is compared to each successive fuzzy output value until another \$FFFE separator is encountered; if the truth value is greater than the current output value, it is written to the output. Operation is similar to that of a MAXM instruction. Rules are processed until an \$FFFF terminator is encountered.

Perform these set up operations before execution:

- X must point to the first 16-bit element in the rule list.
- A must contain the value $\$$ FF, and the CCR $V$ bit must $=0$ (LDAA \#\$FF places the correct value in A and clears V ).
- Clear fuzzy outputs to Os.
- Set or clear the CCR C bit. When weighted evaluation is enabled, Y must point to the first item in a table of 8-bit weighting factors.

Index register X points to the element in the rule list that is being evaluated. X is automatically updated so that execution can resume correctly if the instruction is interrupted. When execution is complete, X points to the address after the \$FFFF separator at the end of the rule list.

Index register $Y$ points to the weighting factor being used. Y is automatically updated so that execution can resume correctly if the instruction is interrupted. When execution is complete, Y points to the last weighting factor used. When weighting is not used ( $C=0$ ), $Y$ is not changed.

Accumulator A holds intermediate results. During antecedent processing, a MIN function compares each fuzzy input to the value stored in A and writes the smaller of the two to A. When all antecedents have been evaluated, A contains the smallest input value. For unweighted evaluation, this is the truth value used during consequent processing. For weighted evaluation, the value in A is multiplied by the quantity (Rule Weight +1 ) and the upper eight bits of the result replace the content of A. Accumulator A must be initialized to \$FF for the MIN function to evaluate the inputs of the first rule correctly. For subsequent rules, the value $\$$ FF is automatically written to $A$ when an \$FFFE marker is encountered. At the end of execution, accumulator A holds the truth value for the last rule.

The V status bit signals whether antecedents (0) or consequents (1) are being processed. $V$ must be initialized to 0 for processing to begin with the antecedents of the first rule. Once execution begins, the value of $V$ is automatically changed as \$FFFE separators are encountered. At the end of execution, V should equal 1, because the last element before the $\$ F F$ end marker should be a rule consequent. If V is equal to 0 at the end of execution, the rule list is incorrect.

Fuzzy outputs must be cleared to $\$ 00$ before processing begins in order for the MAX algorithm used during consequent processing to work correctly. Residual output values would cause incorrect comparison.

Refer to Section 9. Fuzzy Logic Support for details.


V: 1; Normally set, unless rule structure is erroneous
C: Selects weighted (1) or unweighted (0) rule evaluation $\mathrm{H}, \mathrm{N}, \mathrm{Z}$, and C may be altered by this instruction

| Source Form | Address Mode | Object Code | Access Detail ${ }^{(1)}$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| REVW <br> (add 2 at end of ins if wts) (replace comma if interrupted) | Special | 18 3B | $\begin{aligned} & \text { ORf }(t, T x) O \\ & (r, \operatorname{RfRf}) \\ & f f f f+\operatorname{ORf}(t, \end{aligned}$ | ```ORf(tTx)O (r,RfRf) ffff + ORf(t,``` |

1. The 3-cycle loop in parentheses expands to five cycles for separators when weighting is enabled. The loop is executed once for each element in the rule list. When an interrupt occurs, there is a 2 -cycle exit sequence, a 4 -cycle re-entry sequence, then execution resumes with a prefetch of the last antecedent or consequent being processed at the time of the interrupt.

## Operation:



Description: Shifts all bits of memory location M one place to the left. Bit 0 is loaded from the C status bit. The C bit is loaded from the most significant bit of M. Rotate operations include the carry bit to allow extension of shift and rotate operations to multiple bytes. For example, to shift a 24 -bit value one bit to the left, the sequence ASL LOW, ROL MID, ROL HIGH could be used where LOW, MID and HIGH refer to the low-order, middle and high-order bytes of the 24 -bit value, respectively.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \cdot \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \cdot \mathrm{C}]$ (for N and C after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: M7
Set if the MSB of M was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| ROL opr16a | EXT | 75 hh ll | rPwO | M68HC12 |
| ROL oprx0_xysp | IDX | 65 xb | rPw | rOPw |
| ROL oprx9,xysp | IDX1 | 65 xb ff | rPwo | rPw |
| ROL oprx16,xysp | IDX2 | 65 xb ee ff | frPwP | frPPw |
| ROL [D,xysp] | $[D, I D X] ~$ | 65 xb | fIfrPw | fIfrPw |
| ROL [oprx16,xysp] | $[I D X 2] ~$ | 65 xb ee ff | fIPrPw | fIPrPw |

## Operation:



Description: Shifts all bits of accumulator A one place to the left. Bit 0 is loaded from the $C$ status bit. The $C$ bit is loaded from the most significant bit of $A$. Rotate operations include the carry bit to allow extension of shift and rotate operations to multiple bytes. For example, to shift a 24 -bit value one bit to the left, the sequence ASL LOW, ROL MID, and ROL HIGH could be used where LOW, MID, and HIGH refer to the low-order, middle, and high-order bytes of the 24-bit value, respectively.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: ~ \mathrm{~N} \oplus \mathrm{C}=[\mathrm{N} \bullet \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \bullet \mathrm{C}]$ (for N and C after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: A7
Set if the MSB of A was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Hcs12 | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | :--- | :--- |
| ROLA | INH | 45 | 0 | 0 |  |

## Operation:



Description: Shifts all bits of accumulator $B$ one place to the left. Bit 0 is loaded from the C status bit. The C bit is loaded from the most significant bit of B . Rotate operations include the carry bit to allow extension of shift and rotate operations to multiple bytes. For example, to shift a 24 -bit value one bit to the left, the sequence ASL LOW, ROL MID, and ROL HIGH could be used where LOW, MID, and HIGH refer to the low-order, middle and high-order bytes of the 24-bit value, respectively.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \bullet \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \bullet \mathrm{C}]$ (for N and C after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: B7
Set if the MSB of B was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| ROLB | INH | 55 | 0 | MCS12 |

## Operation:



Description: Shifts all bits of memory location M one place to the right. Bit 7 is loaded from the $C$ status bit. The $C$ bit is loaded from the least significant bit of M. Rotate operations include the carry bit to allow extension of shift and rotate operations to multiple bytes. For example, to shift a 24 -bit value one bit to the right, the sequence LSR HIGH, ROR MID, and ROR LOW could be used where LOW, MID, and HIGH refer to the low-order, middle, and high-order bytes of the 24-bit value, respectively.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \bullet \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \bullet \mathrm{C}]$ (for N and C after the shift) Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: MO
Set if the LSB of M was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail | M68HC12 |
| :--- | :---: | :---: | :--- | ---: |
| ROR opr16a | EXT | 76 hh ll | rPwO | rOPw |
| ROR oprx0_xysp | IDX | 66 xb | rPw | rPw |
| ROR oprx9,xysp | IDX1 | 66 xb ff | rPwO | rPOw |
| ROR oprx16,xysp | IDX2 | 66 xb ee ff | frPwP | frPPw |
| ROR [D,xysp] | [D,IDX] | 66 xb | fIfrPw | fIfrPw |
| ROR [oprx16,xysp] | $[I D X 2] ~$ | 66 xb ee ff | fIPrPw | fIPrPw |

## Operation:



Description: Shifts all bits of accumulator A one place to the right. Bit 7 is loaded from the $C$ status bit. The $C$ bit is loaded from the least significant bit of $A$. Rotate operations include the carry bit to allow extension of shift and rotate operations to multiple bytes. For example, to shift a 24 -bit value one bit to the right, the sequence LSR HIGH, ROR MID, and ROR LOW could be used where LOW, MID, and HIGH refer to the low-order, middle, and high-order bytes of the 24-bit value, respectively.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \quad \mathrm{N} \oplus \mathrm{C}=[\mathrm{N} \bullet \overline{\mathrm{C}}]+[\overline{\mathrm{N}} \bullet \mathrm{C}]$ (for N and C after the shift)
Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: A0
Set if the LSB of A was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| RORA | INH | 46 | 0 | MCS12 |

## Operation:



Description: Shifts all bits of accumulator $B$ one place to the right. Bit 7 is loaded from the $C$ status bit. The $C$ bit is loaded from the least significant bit of $B$. Rotate operations include the carry bit to allow extension of shift and rotate operations to multiple bytes. For example, to shift a 24 -bit value one bit to the right, the sequence LSR HIGH, ROR MID, and ROR LOW could be used where LOW, MID, and HIGH refer to the low-order, middle and high-order bytes of the 24-bit value, respectively.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: $N \oplus C=[N \bullet \bar{C}]+[\bar{N} \bullet C]$ (for $N$ and $C$ after the shift) Set if ( N is set and C is cleared) or ( N is cleared and C is set); cleared otherwise (for values of N and C after the shift)
C: B0
Set if the LSB of B was set before the shift; cleared otherwise

| Source Form | Address <br> Mode | Object Code | HCS12 | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | :--- | :--- |
| RORB | INH | 56 | 0 | 0 |  |

Operation: $\quad\left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow$ PPAGE
$(\mathrm{SP})+\$ 0001 \Rightarrow \mathrm{SP}$
$\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{PC}_{\mathrm{H}}: \mathrm{PC}_{\mathrm{L}}$ $(S P)+\$ 0002 \Rightarrow S P$

Description: Terminates subroutines in expanded memory invoked by the CALL instruction. Returns execution flow from the subroutine to the calling program. The program overlay page (PPAGE) register and the return address are restored from the stack; program execution continues at the restored address. For code compatibility purposes, CALL and RTC also execute correctly in devices that do not have expanded memory capability.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| RTC | INH | OA | MCS12 | MU8HC12 |

Operation: $\quad\left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{CCR} ;(\mathrm{SP})+\$ 0001 \Rightarrow \mathrm{SP}$
$\left(M_{(S P)}: M_{(S P+1)}\right) \Rightarrow B: A ;(S P)+\$ 0002 \Rightarrow S P$
$\left(M_{(S P)}: M_{(S P+1)}\right) \Rightarrow X_{H}: X_{L} ;(S P)+\$ 0004 \Rightarrow S P$
$\left(M_{(S P)}: M_{(S P+1)}\right) \Rightarrow \mathrm{PC}_{H}: \mathrm{PC}_{\mathrm{L}} ;(\mathrm{SP})-\$ 0002 \Rightarrow \mathrm{SP}$
$\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{Y}_{\mathrm{H}}: \mathrm{Y}_{\mathrm{L}} ;(\mathrm{SP})+\$ 0004 \Rightarrow \mathrm{SP}$
Description: Restores system context after interrupt service processing is completed. The condition codes, accumulators B and A, index register X, the PC, and index register Y are restored to a state pulled from the stack. The X mask bit may be cleared as a result of an RTI instruction, but cannot be set if it was cleared prior to execution of the RTI instruction.

If another interrupt is pending when RTI has finished restoring registers from the stack, the SP is adjusted to preserve stack content, and the new vector is fetched. This operation is functionally identical to the same operation in the M68HC11, where registers actually are re-stacked, but is faster.

CCR Details:


Condition codes take on the value pulled from the stack, except that the $X$ mask bit cannot change from 0 to 1 . Software can leave the $X$ bit set, leave it cleared, or change it from 1 to 0 , but it can be set only by a reset or by recognition of an XIRQ interrupt.

| Source Form | Address <br> Mode | Object Code | Access Detail |
| :--- | :---: | :--- | :--- | ---: |
| RTI <br> (with interrupt pending) | INH | OB | M68HC12 |

## Return from Subroutine

Operation: $\quad\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{PC}_{\mathrm{H}}: \mathrm{PC}_{\mathrm{L}} ;(\mathrm{SP})+\$ 0002 \Rightarrow \mathrm{SP}$
Description: Restores context at the end of a subroutine. Loads the program counter with a 16 -bit value pulled from the stack and increments the stack pointer by two. Program execution continues at the address restored from the stack.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :---: | :--- | ---: |
| RTS | INH | $3 D$ | MCS12 | M68HC12 |

## Subtract Accumulators

Operation: $\quad(A)-(B) \Rightarrow A$
Description: Subtracts the content of accumulator $B$ from the content of accumulator A and places the result in A . The content of B is not affected. For subtraction instructions, the $C$ status bit represents a borrow.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: ~ \mathrm{~A} 7 \bullet \overline{\mathrm{B7}} \bullet \overline{\mathrm{R} 7}+\overline{\mathrm{A} 7} \bullet \mathrm{~B} 7 \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
$\mathrm{C}: \overline{\mathrm{A} 7} \cdot \mathrm{~B} 7+\mathrm{B} 7 \bullet \mathrm{R} 7+\mathrm{R} 7 \cdot \overline{\mathrm{~A} 7}$
Set if the absolute value of $B$ is larger than the absolute value of $A$; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| SBA | INH | 1816 | 00 | M68HC12 |

## Subtract with Carry from A

Operation: $\quad(A)-(M)-C \Rightarrow A$
Description: Subtracts the content of memory location $M$ and the value of the $C$ status bit from the content of accumulator A. The result is placed in A. For subtraction instructions, the $C$ status bit represents a borrow.

CCR Details:


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: A7• $\overline{\mathrm{M} 7} \cdot \overline{\mathrm{R} 7}+\overline{\mathrm{A} 7} \bullet \mathrm{M} 7 \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
$\mathrm{C}: \overline{\mathrm{A} 7} \bullet \mathrm{M} 7+\mathrm{M} 7 \bullet R 7+\mathrm{R} 7 \cdot \overline{\mathrm{~A} 7}$
Set if the absolute value of the content of memory plus previous carry is larger than the absolute value of the accumulator; cleared otherwise

| Source Form | Address | Object Code | Access Detail | M68HC12 |
| :--- | :---: | :--- | :--- | ---: |
| SBCA \#opr8i | IMM | 82 ii | P | P |
| SBCA opr8a | DIR | 92 dd | rPf | rfP |
| SBCA opr16a | EXT | B2 hh ll | rPO | rOP |
| SBCA oprx0_xysp | IDX | A2 xb | rPf | rfP |
| SBCA oprx9,xysp | IDX1 | A2 xb ff | rPO | rPO |
| SBCA oprx16,xysp | IDX2 | A2 xb ee ff | frPP | frPP |
| SBCA [D,xysp] | $[D, I D X] ~$ | A2 xb | fIfrPf | fIfrfP |
| SBCA [oprx16,xysp] | $[I D X 2] ~$ | A2 xb ee ff | fIPrPf | fIPrfP |

## Subtract with Carry from B

Operation: $\quad(B)-(M)-C \Rightarrow B$
Description: Subtracts the content of memory location $M$ and the value of the $C$ status bit from the content of accumulator B. The result is placed in B. For subtraction instructions, the C status bit represents a borrow.

CCR Details:


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: B7• $\overline{\mathrm{M} 7} \bullet \overline{\mathrm{R} 7}+\overline{\mathrm{B7}} \bullet \mathrm{M} 7 \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{B 7} \bullet M 7+M 7 \bullet R 7+R 7 \bullet \overline{B 7}$
Set if the absolute value of the content of memory plus previous carry is larger than the absolute value of the accumulator; cleared otherwise

| Source Form | Address | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
|  | Mode | HCS12 | M68HC12 |  |
| SBCB \#opr8i | IMM | C2 ii | P | P |
| SBCB opr8a | DIR | D2 dd | rPf | rfP |
| SBCB opr16a | EXT | F2 hh ll | rPO | rOP |
| SBCB oprx0_xysp | IDX | E2 xb | rPf | rfPO |
| SBCB oprx9,xysp | IDX1 | E2 xb ff | rPO | frPP |
| SBCB oprx16,xysp | IDX2 | E2 xb ee ff | frPP | fIfrfP |
| SBCB [D,xysp] | $[D, I D X] ~$ | E2 xb | fIfrPf | fIPrfP |
| SBCB [oprx16,xysp] | $[I D X 2] ~$ | E2 xb ee ff | fIPrPf |  |

Operation: $1 \Rightarrow C$ bit
Description: Sets the C status bit. This instruction is assembled as ORCC \#\$01. The ORCC instruction can be used to set any combination of bits in the CCR in one operation.

SEC can be used to set up the C bit prior to a shift or rotate instruction involving the C bit.


C: 1; set

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :--- | :--- | :--- | :--- |
| SEC <br> translates to... ORCC \# $\$ 01$ | IMM | 1401 | P | M68HC12 |

Operation: $1 \Rightarrow \mid$ bit
Description: Sets the I mask bit. This instruction is assembled as ORCC \#\$10. The ORCC instruction can be used to set any combination of bits in the CCR in one operation. When the I bit is set, all maskable interrupts are inhibited, and the CPU will recognize only non-maskable interrupt sources or an SWI.


I: 1; set

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| SEI <br> translates to... ORCC $\# \$ 10$ | IMM | 1410 | P | M68HC12 |

Operation: $1 \Rightarrow \mathrm{~V}$ bit
Description: Sets the $V$ status bit. This instruction is assembled as ORCC \#\$02. The ORCC instruction can be used to set any combination of bits in the CCR in one operation.


V: 1; set

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| SEV <br> translates to... ORCC \#\$02 | IMM | 1402 | P | P |

Operation: If $r 1$ bit $7=0$, then $\$ 00:(r 1) \Rightarrow r 2$ If $r 1$ bit $7=1$, then $\$ F F:(r 1) \Rightarrow r 2$

Description: This instruction is an alternate mnemonic for the TFR r1,r2 instruction, where $r 1$ is an 8 -bit register and r 2 is a 16-bit register. The result in r2 is the 16-bit sign extended representation of the original two's complement number in r1. The content of $r 1$ is unchanged in all cases except that of SEX A,D (D is A : B).


| Source Form | Address Mode | Object Code ${ }^{(1)}$ | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| SEX abc,dxys | INH | B7 eb | P | P |

1. Legal coding for eb is summarized in the following table. Columns represent the high-order digit, and rows represent the low-order digit in hexadecimal (MSB is a don't care).

|  | 0 | 1 | 2 |
| :---: | :---: | :---: | :---: |
| 3 | sex:A $\Rightarrow$ TMP2 | sex:B $\Rightarrow$ TMP2 | sex:CCR $\Rightarrow$ TMP2 |
| 4 | $\begin{aligned} & \text { sex:A } \Rightarrow D \\ & \text { SEX A,D } \end{aligned}$ | $\begin{aligned} & \text { sex: } B \Rightarrow D \\ & \text { SEX B,D } \end{aligned}$ | $\begin{aligned} & \text { sex:CCR } \Rightarrow D \\ & \text { SEX CCR,D } \end{aligned}$ |
| 5 | $\begin{aligned} & \text { sex:A } \Rightarrow X \\ & \text { SEX } A, X \end{aligned}$ | $\begin{aligned} & \text { sex: } B \Rightarrow X \\ & \text { SEX } B, X \end{aligned}$ | $\begin{aligned} & \text { sex:CCR } \Rightarrow X \\ & \text { SEX CCR, } X \end{aligned}$ |
| 6 | $\begin{aligned} & \text { sex:A } \Rightarrow Y \\ & \text { SEX A,Y } \end{aligned}$ | $\begin{aligned} & \text { sex: } B \Rightarrow Y \\ & \text { SEX } B, Y \end{aligned}$ | $\begin{aligned} & \text { sex:CCR } \Rightarrow Y \\ & \text { SEX CCR,Y } \end{aligned}$ |
| 7 | $\begin{gathered} \text { sex:A } \Rightarrow \text { SP } \\ \text { SEX A,SP } \end{gathered}$ | $\begin{gathered} \text { sex: } B \Rightarrow S P \\ \text { SEX } B, S P \end{gathered}$ | $\begin{aligned} & \text { sex:CCR } \Rightarrow \text { SP } \\ & \text { SEX CCR,SP } \end{aligned}$ |

Operation: $\quad(A) \Rightarrow M$
Description: Stores the content of accumulator A in memory location M. The content of $A$ is unchanged.


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

## Operation: $\quad(B) \Rightarrow M$

Description: Stores the content of accumulator B in memory location M. The content of $B$ is unchanged.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V : 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Store Double Accumulator

Operation: $\quad(A: B) \Rightarrow M: M+1$
Description: Stores the content of double accumulator D in memory location $M: M+1$. The content of $D$ is unchanged.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: 0; cleared

| Source Form | Address Mode | Object Code | Access Detail |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| STD opr8a | DIR | 5C dd | PW | PW |
| STD opr16a | EXT | 7 C hh 11 | PWO | WOP |
| STD oprx0_xysp | IDX | 6 C xb | PW | PW |
| STD oprx9,xysp | IDX1 | $6 \mathrm{C} x \mathrm{xf}$ f | PWo | Pwo |
| STD oprx16,xysp | IDX2 | 6 C xb ee ff | PWP | PWP |
| STD [D, xysp] | [D,IDX] | 6 C xb | PIfW | PIfPW |
| STD [oprx16,xysp] | [IDX2] | 6 C xb ee ff | PIPW | PIPPW |

# STOP 

## Stop Processing

Operation: $\quad(S P)-\$ 0002 \Rightarrow S P ;$ RTN $_{H}:$ RTN $_{L} \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right)$
$(S P)-\$ 0002 \Rightarrow S P ; Y_{H}: Y_{L} \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right)$
$(S P)-\$ 0002 \Rightarrow S P ; X_{H}: X_{L} \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right)$
$(S P)-\$ 0002 \Rightarrow S P ; B: A \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right)$
$(\mathrm{SP})-\$ 0001 \Rightarrow \mathrm{SP} ; \mathrm{CCR} \Rightarrow\left(\mathrm{M}_{(\mathrm{SP})}\right)$
Stop All Clocks
Description: When the $S$ control bit is set, STOP is disabled and operates like a 2-cycle NOP instruction. When the $S$ bit is cleared, STOP stacks CPU context, stops all system clocks, and puts the device in standby mode.

Standby operation minimizes system power consumption. The contents of registers and the states of I/O pins remain unchanged.

Asserting the $\overline{\mathrm{RESET}}, \overline{\mathrm{XIRQ}}$, or $\overline{\mathrm{RQ}}$ signals ends standby mode. Stacking on entry to STOP allows the CPU to recover quickly when an interrupt is used, provided a stable clock is applied to the device. If the system uses a clock reference crystal that also stops during low-power mode, crystal startup delay lengthens recovery time.

If $\overline{\mathrm{XIRQ}}$ is asserted while the X mask bit $=0$ ( $\overline{\mathrm{XIRQ}}$ interrupts enabled), execution resumes with a vector fetch for the $\overline{\mathrm{XIRQ}}$ interrupt. If the X mask bit $=1$ ( $\overline{\mathrm{XIRQ}}$ interrupts disabled), a 2 -cycle recovery sequence including an O cycle is used to adjust the instruction queue, and execution continues with the next instruction after STOP.


| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| STOP (entering STOP) | INH | 183 E | OOSSSSsf | M68HC12 |
| (exiting STOP) |  |  | fVfPPP | OOSSSfSs |
| (continue) |  |  | ff | fVfPPP |
| (if STOP disabled) |  |  | OO | fO |

## Store Stack Pointer

Operation: $\quad\left(\mathrm{SP}_{\mathrm{H}}: \mathrm{SP}_{\mathrm{L}}\right) \Rightarrow \mathrm{M}: \mathrm{M}+1$
Description: Stores the content of the stack pointer in memory. The most significant byte of the SP is stored at the specified address, and the least significant byte of the SP is stored at the next higher byte address (the specified address plus one).

N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: $\quad\left(X_{H}: X_{L}\right) \Rightarrow \mathrm{M}: \mathrm{M}+1$
Description: Stores the content of index register X in memory. The most significant byte of X is stored at the specified address, and the least significant byte of X is stored at the next higher byte address (the specified address plus one).


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: $\quad\left(Y_{H}: Y_{L}\right) \Rightarrow M: M+1$
Description: Stores the content of index register Y in memory. The most significant byte of Y is stored at the specified address, and the least significant byte of $Y$ is stored at the next higher byte address (the specified address plus one).


N: Set if MSB of result is set; cleared otherwise
Z : Set if result is $\$ 0000$; cleared otherwise
V : 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |
| :--- | :---: | :--- | :--- | ---: | M68HC12

Operation: $\quad(A)-(M) \Rightarrow A$
Description: Subtracts the content of memory location M from the content of accumulator A, and places the result in A. For subtraction instructions, the C status bit represents a borrow.

CCR Details:


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
$\mathrm{V}: \mathrm{A} 7 \cdot \overline{\mathrm{M} 7} \bullet \overline{\mathrm{R7}}+\overline{\mathrm{A} 7} \bullet \mathrm{M} 7 \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
$\mathrm{C}: \overline{\mathrm{A} 7} \bullet \mathrm{M} 7+\mathrm{M} 7 \bullet R 7+\mathrm{R} 7 \bullet \overline{\mathrm{~A} 7}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: $\quad(B)-(M) \Rightarrow B$
Description: Subtracts the content of memory location M from the content of accumulator B and places the result in B . For subtraction instructions, the C status bit represents a borrow.

CCR Details:


N: Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: B7• $\overline{\mathrm{M} 7} \cdot \overline{\mathrm{R7}}+\overline{\mathrm{B7}} \bullet \mathrm{M} 7 \bullet \mathrm{R} 7$
Set if a two's complement overflow resulted from the operation; cleared otherwise
$\mathrm{C}: \overline{\mathrm{B} 7} \bullet \mathrm{M} 7+\mathrm{M} 7 \bullet \mathrm{R} 7+\mathrm{R} 7 \bullet \overline{\mathrm{B7}}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: |

Operation: $\quad(A: B)-(M: M+1) \Rightarrow A: B$
Description: Subtracts the content of memory location M : M + 1 from the content of double accumulator D and places the result in D . For subtraction instructions, the C status bit represents a borrow.

CCR Details:


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 0000$; cleared otherwise
V: D15 • $\overline{\mathrm{M} 15} \cdot \overline{\mathrm{R} 15}+\overline{\mathrm{D} 15} \cdot \mathrm{M} 15 \cdot \mathrm{R} 15$
Set if a two's complement overflow resulted from the operation; cleared otherwise
C: $\overline{\mathrm{D} 15} \cdot \mathrm{M} 15+\mathrm{M} 15 \cdot \mathrm{R} 15+\mathrm{R} 15 \cdot \overline{\mathrm{D} 15}$
Set if the value of the content of memory is larger than the value of the accumulator; cleared otherwise

| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| SUBD \#opr16i | IMM | $83 \mathrm{jj} k \mathrm{k}$ | PO | OP |
| SUBD opr8a | DIR | 93 dd | RPf | RfP |
| SUBD opr16a | EXT | B3 hh ll | RPO | ROP |
| SUBD oprx0_xysp | IDX | A3 xb | RPf | RfP |
| SUBD oprx9,xyssp | IDX1 | A3 xb ff | RPO | RPO |
| SUBD oprx16,xysp | IDX2 | A3 xb ee ff | fRPP | fRPP |
| SUBD [D,xysp] | [D,IDX] | A3 xb | fIfRPf | fifRfP |
| SUBD [oprx16,xysp] | [IDX2] | A3 xb ee ff | fIPRPf | fIPRfP |

```
Operation: \(\quad(\mathrm{SP})-\$ 0002 \Rightarrow\) SP; RTN \(\mathrm{R}_{\mathrm{H}}:\) RTN \(_{\mathrm{L}} \Rightarrow\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right)\)
(SP) - \$0002 \(\Rightarrow S P ; Y_{H}: Y_{L} \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right)\)
\((S P)-\$ 0002 \Rightarrow S P ; X_{H}: X_{L} \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right)\)
(SP) \(-\$ 0002 \Rightarrow S P ; B: A \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right)\)
\((\mathrm{SP})-\$ 0001 \Rightarrow \mathrm{SP} ; \mathrm{CCR} \Rightarrow\left(\mathrm{M}_{(\mathrm{SP})}\right)\)
\(1 \Rightarrow I\)
(SWI Vector) \(\Rightarrow P C\)
```

Description: Causes an interrupt without an external interrupt service request. Uses the address of the next instruction after SWI as a return address. Stacks the return address, index registers Y and X , accumulators B and A , and the CCR, decrementing the SP before each item is stacked. The I mask bit is then set, the PC is loaded with the SWI vector, and instruction execution resumes at that location. SWI is not affected by the I mask bit. Refer to Section 7. Exception Processing for more information.

CCR Details:


I: 1; set

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| HCS12 | MS8SSSPSsP $^{(1)}$ |  |  |  |

1. The CPU also uses the SWI processing sequence for hardware interrupts and unimplemented opcode traps. A variation of the sequence (VfPPP) is used for resets.

Operation: $\quad(A) \Rightarrow B$
Description: Moves the content of accumulator A to accumulator B. The former content of B is lost; the content of A is not affected. Unlike the general transfer instruction TFR A,B which does not affect condition codes, the TAB instruction affects the $N, Z$, and $V$ status bits for compatibility with M68HC11.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| TAB | INH | 180 E | 00 | M68HC12 |

## Transfer from Accumulator A to Condition Code Register

Operation: $\quad(A) \Rightarrow C C R$
Description: Transfers the logic states of bits [7:0] of accumulator $A$ to the corresponding bit positions of the CCR. The content of A remains unchanged. The X mask bit can be cleared as a result of a TAP, but cannot be set if it was cleared prior to execution of the TAP. If the I bit is cleared, there is a 1 -cycle delay before the system allows interrupt requests. This prevents interrupts from occurring between instructions in the sequences CLI, WAI and CLI, SEI.

This instruction is accomplished with the TFR A,CCR instruction. For compatibility with the M68HC11, the mnemonic TAP is translated by the assembler.


Condition codes take on the value of the corresponding bit of accumulator A, except that the X mask bit cannot change from 0 to 1 . Software can leave the $X$ bit set, leave it cleared, or change it from 1 to 0 , but it can only be set by a reset or by recognition of an XIRQ interrupt.

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :--- | :--- | :--- | :--- |
| TAP translates to... <br> TFR A,CCR | INH | B7 02 | P | M68HC12 |

## TBA

## Transfer from Accumulator B to Accumulator A

Operation: $\quad(B) \Rightarrow A$
Description: Moves the content of accumulator $B$ to accumulator $A$. The former content of $A$ is lost; the content of $B$ is not affected. Unlike the general transfer instruction TFR B,A, which does not affect condition codes, the TBA instruction affects N, Z, and V for compatibility with M68HC11.

N : Set if MSB of result is set; cleared otherwise
$Z$ : Set if result is $\$ 00$; cleared otherwise
V : 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| TBA | INH | $180 F$ | 00 | M68HC12 |

Operation: If (Counter) $=0$, then $(\mathrm{PC})+\$ 0003+\mathrm{Rel} \Rightarrow \mathrm{PC}$
Description: Tests the specified counter register A, B, D, X, Y, or SP. If the counter register is zero, branches to the specified relative destination. TBEQ is encoded into three bytes of machine code including a 9 -bit relative offset ( -256 to +255 locations from the start of the next instruction).

DBEQ and IBEQ instructions are similar to TBEQ, except that the counter is decremented or incremented rather than simply being tested. Bits 7 and 6 of the instruction postbyte are used to determine which operation is to be performed.


| Source Form | Address <br> Mode | Object Code ${ }^{(1)}$ | HCS12 | Access Detail |
| :--- | :---: | :---: | :--- | ---: |
| TBEQ abdxys,re/9 | REL | 04 lb rr | PPP/PPO | M68HC12 |

1. Encoding for lb is summarized in the following table. Bit 3 is not used (don't care), bit 5 selects branch on zero (TBEQ 0 ) or not zero (TBNE -1) versions, and bit 4 is the sign bit of the 9 -bit relative offset. Bits 7 and 6 should be 0:1 for TBEQ.

| Count <br> Register | Bits 2:0 | Source Form | Object Code <br> (If Offset is Positive) | Object Code <br> (If Offset is Negative) |  |  |  |
| :---: | :---: | :--- | :--- | :--- | :--- | :--- | :--- |
| A | 000 | TBEQ A, rel9 | 04 | 40 | rr | 04 | 50 |
| rr |  |  |  |  |  |  |  |
| B | 001 | TBEQ B, rel9 | 04 | 41 | rr | 04 | 51 |
| rrr |  |  |  |  |  |  |  |
| D | 100 | TBEQ D, rel9 | 04 | 44 | rr | 04 | 54 |
| rr |  |  |  |  |  |  |  |
| X | 101 | TBEQ X, rel9 | 04 | 45 | rr | 04 | 55 |
| Y | 110 | TBEQ Y, rel9 | 04 | 46 | rr | 04 | 56 |
| rr |  |  |  |  |  |  |  |
| SP | 111 | TBEQ SP, rel9 | 04 | 47 | rr | 04 | 57 |
| rrr |  |  |  |  |  |  |  |

# TBL 

## Table Lookup and Interpolate

## TBL

$$
\text { Operation: } \quad(M)+[(B) \times((M+1)-(M))] \Rightarrow A
$$

Description: Linearly interpolates one of 256 result values that fall between each pair of data entries in a lookup table stored in memory. Data entries in the table represent the $Y$ values of endpoints of equally spaced line segments. Table entries and the interpolated result are 8-bit values. The result is stored in accumulator $A$.
Before executing TBL, an index register points to the table entry corresponding to the $X$ value ( X 1 ) that is closest to, but less than or equal to, the desired lookup point (XL, YL). This defines the left end of a line segment and the right end is defined by the next data entry in the table. Prior to execution, accumulator $B$ holds a binary fraction (radix point to left of MSB), representing the ratio $(X L-X 1) \div(X 2-X 1)$.
The 8-bit unrounded result is calculated using the following expression:

$$
A=Y 1+[(B) \times(Y 2-Y 1)]
$$

Where
$(B)=(X L-X 1) \div(X 2-X 1)$
Y1 = 8-bit data entry pointed to by <effective address>
Y2 $=8$-bit data entry pointed to by <effective address> + 1
The intermediate value $[(\mathrm{B}) \times(\mathrm{Y} 2-\mathrm{Y} 1)$ ] produces a 16 -bit result with the radix point between bits 7 and 8 . Any indexed addressing mode referenced to X, Y, SP, or PC, except indirect modes or 9-bit and 16-bit offset modes, can be used to identify the first data point (X1,Y1). The second data point is the next table entry.


1. C-bit was undefined in original M 68 HC 12 .

N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
C: Set if result can be rounded up; cleared otherwise

| Source Form | Address <br> Mode | Object Code | Access Detail |  |  |
| :--- | :---: | :--- | :--- | :--- | :--- |
| HCS12 | M68HC12 |  |  |  |  |

Operation: If (Counter) $\neq 0$, then (PC) $+\$ 0003+$ Rel $\Rightarrow \mathrm{PC}$
Description: Tests the specified counter register A, B, D, X, Y, or SP. If the counter register is not zero, branches to the specified relative destination. TBNE is encoded into three bytes of machine code including a 9-bit relative offset ( -256 to +255 locations from the start of the next instruction).

DBNE and IBNE instructions are similar to TBNE, except that the counter is decremented or incremented rather than simply being tested. Bits 7 and 6 of the instruction postbyte are used to determine which operation is to be performed.


| Source Form | Address <br> Mode | Object Code ${ }^{(1)}$ | HCS12 | Access Detail |
| :--- | :---: | :---: | :--- | ---: |
| TBNE abdxys,rel9 | REL | 04 lb rr | PPP/PPO | M68HC12 |

1. Encoding for 1 lb is summarized in the following table. Bit 3 is not used (don't care), bit 5 selects branch on zero (TBEQ 0 ) or not zero (TBNE - 1) versions, and bit 4 is the sign bit of the 9 -bit relative offset. Bits 7 and 6 should be 0:1 for TBNE.

| Count <br> Register | Bits 2:0 | Source Form | Object Code <br> (If Offset is Positive) | Object Code <br> (If Offset is Negative) |  |  |
| :---: | :---: | :--- | :--- | :--- | :--- | :--- |
| A | 000 | TBNE A, rel9 | 04 | 60 | rr | 04 |
| 70 | rr |  |  |  |  |  |
| B | 001 | TBNE B, rel9 | 04 | 61 | rr | 04 |
| 71 | rr |  |  |  |  |  |
| D | 100 | TBNE D, rel9 | 04 | 64 | rr | 04 |
| 74 | rr |  |  |  |  |  |
| X | 101 | TBNE X, rel9 | 04 | 65 | rr | 04 |
| Y | 110 | TBNE Y, rel9 | 04 | 66 | rr | rr |
| SP | 111 | TBNE SP, rel9 | 04 | 67 | rr | 04 |
| 76 | rr |  |  |  |  |  |

## Transfer Register Content to Another Register

Operation: See table.
Description: Transfers the content of a source register to a destination register specified in the instruction. The order in which transfers between 8-bit and 16 -bit registers are specified affects the high byte of the 16-bit registers differently. Cases involving TMP2 and TMP3 are reserved for Motorola use, so some assemblers may not permit their use. It is possible to generate these cases by using DC.B or DC.W assembler directives.

CCR Details:


None affected, unless the CCR is the destination register. Condition codes take on the value of the corresponding source bits, except that the $X$ mask bit cannot change from 0 to 1 . Software can leave the $X$ bit set, leave it cleared, or change it from 1 to 0 , but it can be set only by a reset or by recognition of an XIRQ interrupt.

| Source Form | Address <br> Mode | Object Code ${ }^{(1)}$ | HCS12 | Access Detail | M68HC12 |
| :---: | :---: | :--- | :--- | :--- | :--- |
| TFR abcdxys,abcdxys | INH | B7 eb | P | P |  |

1. Legal coding for eb is summarized in the following table. Columns represent the high-order digit, and rows represent the low-order digit in hexadecimal (MSB is a don't-care).

|  | 0 | 1 | 2 | 3 4 |  | 5 | 6 | 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | $A \Rightarrow A$ | $B \Rightarrow A$ | $C C R \Rightarrow A$ | $\mathrm{TMP}_{\mathrm{L}} \mathrm{L} \Rightarrow \mathrm{A}$ | $B \Rightarrow A$ | $\mathrm{X}_{\mathrm{L}} \Rightarrow \mathrm{A}$ | $Y_{L} \Rightarrow A$ | $\mathrm{SP}_{\mathrm{L}} \Rightarrow \mathrm{A}$ |
| 1 | $A \Rightarrow B$ | $B \Rightarrow B$ | $\mathrm{CCR} \Rightarrow \mathrm{B}$ | $\mathrm{TMP3}_{\mathrm{L}} \Rightarrow \mathrm{B}$ | $B \Rightarrow B$ | $\mathrm{X}_{\mathrm{L}} \Rightarrow \mathrm{B}$ | $Y_{L} \Rightarrow B$ | $\mathrm{SP}_{\mathrm{L}} \Rightarrow \mathrm{B}$ |
| 2 | $A \Rightarrow C C R$ | $B \Rightarrow C C R$ | $C C R \Rightarrow C C R$ | TMP3 ${ }_{L} \Rightarrow$ CCR | $B \Rightarrow C C R$ | $\mathrm{X}_{\mathrm{L}} \Rightarrow \mathrm{CCR}$ | $Y_{L} \Rightarrow C C R$ | $\mathrm{SP}_{\mathrm{L}} \Rightarrow \mathrm{CCR}$ |
| 3 | sex:A $\Rightarrow$ TMP2 | sex:B $\Rightarrow$ TMP2 | sex:CCR $\Rightarrow$ TMP2 | TMP3 $\Rightarrow$ TMP2 | $D \Rightarrow$ TMP2 | $\mathrm{X} \Rightarrow$ TMP2 | $Y \Rightarrow$ TMP2 | SP $\Rightarrow$ TMP2 |
| 4 | $\begin{aligned} & \text { sex:A } \Rightarrow D \\ & \text { SEX A,D } \end{aligned}$ | $\begin{aligned} & \text { sex: } B \Rightarrow D \\ & \text { SEX B,D } \end{aligned}$ | $\begin{aligned} & \text { sex:CCR } \Rightarrow D \\ & \text { SEX CCR,D } \end{aligned}$ | TMP3 $\Rightarrow$ D | $\mathrm{D} \Rightarrow \mathrm{D}$ | $\mathrm{X} \Rightarrow \mathrm{D}$ | $\mathrm{Y} \Rightarrow \mathrm{D}$ | $\mathrm{SP} \Rightarrow \mathrm{D}$ |
| 5 | $\begin{aligned} & \text { sex: } A \Rightarrow X \\ & \text { SEX } A, X \end{aligned}$ | $\begin{aligned} & \text { sex: } B \Rightarrow X \\ & \text { SEX } B, X \end{aligned}$ | $\begin{aligned} & \text { sex:CCR } \Rightarrow X \\ & \text { SEX CCR, } X \end{aligned}$ | TMP3 $\Rightarrow$ X | $\mathrm{D} \Rightarrow \mathrm{X}$ | $\mathrm{X} \Rightarrow \mathrm{X}$ | $Y \Rightarrow X$ | SP $\Rightarrow$ X |
| 6 | $\begin{gathered} \text { sex:A } \Rightarrow Y \\ \text { SEX A,Y } \end{gathered}$ | $\begin{gathered} \text { sex:B } \Rightarrow Y \\ \text { SEX } B, Y \end{gathered}$ | $\begin{gathered} \hline \text { sex:CCR } \Rightarrow Y \\ \text { SEX CCR,Y } \end{gathered}$ | TMP3 $\Rightarrow$ Y | $\mathrm{D} \Rightarrow \mathrm{Y}$ | $X \Rightarrow Y$ | $Y \Rightarrow Y$ | $S P \Rightarrow Y$ |
| 7 | $\begin{gathered} \text { sex:A } \Rightarrow \text { SP } \\ \text { SEX A,SP } \end{gathered}$ | $\begin{gathered} \text { sex: } B \Rightarrow \text { SP } \\ \text { SEX B,SP } \end{gathered}$ | $\begin{aligned} & \text { sex:CCR } \Rightarrow \text { SP } \\ & \text { SEX CCR,SP } \end{aligned}$ | TMP3 $\Rightarrow$ SP | $\mathrm{D} \Rightarrow \mathrm{SP}$ | $\mathrm{X} \Rightarrow \mathrm{SP}$ | $\mathrm{Y} \Rightarrow \mathrm{SP}$ | $\mathrm{SP} \Rightarrow \mathrm{SP}$ |

## Transfer from Condition Code Register to Accumulator A

Operation: $\quad(C C R) \Rightarrow A$
Description: Transfers the content of the condition code register to corresponding bit positions of accumulator A. The CCR remains unchanged.

This mnemonic is implemented by the TFR CCR,A instruction. For compatibility with the M68HC11, the mnemonic TPA is translated into the TFR CCR,A instruction by the assembler.


| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | ---: | M68HC12 | P |
| :--- |
| TPA <br> translates to... TFR CCR,A |

Operation: $\quad(\mathrm{SP})-\$ 0002 \Rightarrow$ SP; RTN $_{H}:$ RTN $_{L} \Rightarrow\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right)$
(SP) $-\$ 0002 \Rightarrow S P ; Y_{H}: Y_{L} \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right)$
$(S P)-\$ 0002 \Rightarrow S P ; X_{H}: X_{L} \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right)$
(SP) $-\$ 0002 \Rightarrow S P ; B: A \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right)$
$(\mathrm{SP})-\$ 0001 \Rightarrow \mathrm{SP} ; \mathrm{CCR} \Rightarrow\left(\mathrm{M}_{(\mathrm{SP})}\right)$
$1 \Rightarrow I$
(Trap Vector) $\Rightarrow$ PC
Description: Traps unimplemented opcodes. There are opcodes in all 256 positions in the page 1 opcode map, but only 54 of the 256 positions on page 2 of the opcode map are used. If the CPU attempts to execute one of the unimplemented opcodes on page 2, an opcode trap interrupt occurs. Unimplemented opcode traps are essentially interrupts that share the \$FFF8:\$FFF9 interrupt vector.

TRAP uses the next address after the unimplemented opcode as a return address. It stacks the return address, index registers Y and X , accumulators $B$ and $A$, and the CCR, automatically decrementing the SP before each item is stacked. The I mask bit is then set, the PC is loaded with the trap vector, and instruction execution resumes at that location. This instruction is not maskable by the I bit. Refer to Section 7.
Exception Processing for more information.

CCR Details:


I: 1; set

| Source Form | Address <br> Mode | Object Code | HCS12 | Access Detail |
| :--- | :---: | :--- | :--- | ---: |
| TRAP trapnum | INH | $\$ 18 \mathrm{tn}^{(1)}$ | OVSPSSPSsP | OfVSPSSPSsP |

1. The value tn represents an unimplemented page 2 opcode in either of the two ranges $\$ 30$ to $\$ 39$ or $\$ 40$ to $\$ F F$.

Operation: $\quad(\mathrm{M})-\$ 00$
Description: Subtracts $\$ 00$ from the content of memory location M and sets the condition codes accordingly.

The subtraction is accomplished internally without modifying M.
The TST instruction provides limited information when testing unsigned values. Since no unsigned value is less than zero, BLO and BLS have no utility following TST. While BHI can be used after TST, it performs the same function as BNE, which is preferred. After testing signed values, all signed branches are available.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared
C: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | ---: |
| TST opr16a | EXT | F7 hh ll | rPO | M68HC12 |
| TST oprx0_xysp | IDX | E7 xb | rPf | rOP |
| TST oprx9,xysp | IDX1 | E7 xb ff | rPO | rfP |
| TST oprx16,xysp | IDX2 | E7 xb ee ff | frPP | rPO |
| TST [D,xysp] | $[D, I D X] ~$ | E7 xb | fIfrPf | frPP |
| TST [oprx16,xysp] | $[I D X 2] ~$ | E7 xb ee ff | fIPrPf | fIPrfP |

Operation: (A) - \$00
Description: Subtracts $\$ 00$ from the content of accumulator $A$ and sets the condition codes accordingly.

The subtraction is accomplished internally without modifying A.
The TSTA instruction provides limited information when testing unsigned values. Since no unsigned value is less than zero, BLO and BLS have no utility following TSTA. While BHI can be used after TST, it performs the same function as BNE, which is preferred. After testing signed values, all signed branches are available.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared
C: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| TSTA | INH | 97 | 0 | M68HC12 |

Operation: (B) $-\$ 00$
Description: Subtracts $\$ 00$ from the content of accumulator B and sets the condition codes accordingly.

The subtraction is accomplished internally without modifying B.
The TSTB instruction provides limited information when testing unsigned values. Since no unsigned value is less than zero, BLO and BLS have no utility following TSTB. While BHI can be used after TST, it performs the same function as BNE, which is preferred. After testing signed values, all signed branches are available.


N : Set if MSB of result is set; cleared otherwise
Z: Set if result is $\$ 00$; cleared otherwise
V: 0; cleared
C: 0; cleared

| Source Form | Address <br> Mode | Object Code | Access Detail |  |
| :--- | :---: | :--- | :--- | :--- |
| TSTB | INH | D7 | 0 | M68HC12 |

## TSX

## Transfer from Stack Pointer to Index Register X

Operation: $\quad(S P) \Rightarrow X$
Description: This is an alternate mnemonic to transfer the stack pointer value to index register X. The content of the SP remains unchanged. After a TSX instruction, X points at the last value that was stored on the stack.


| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |
| :--- | :---: | :--- | :--- | :--- |

## Transfer from Stack Pointer to Index Register $Y$

Operation: $\quad(S P) \Rightarrow Y$
Description: This is an alternate mnemonic to transfer the stack pointer value to index register Y. The content of the SP remains unchanged. After a TSY instruction, Y points at the last value that was stored on the stack.


| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |
| :--- | :---: | :--- | :--- | :--- |

## TXS

## Transfer from Index Register X to Stack Pointer

Operation: $\quad(\mathrm{X}) \Rightarrow \mathrm{SP}$
Description: This is an alternate mnemonic to transfer index register X value to the stack pointer. The content of $X$ is unchanged.


| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | :--- |

## Transfer from Index Register $\mathbf{Y}$ to Stack Pointer

Operation: $\quad(\mathrm{Y}) \Rightarrow \mathrm{SP}$
Description: This is an alternate mnemonic to transfer index register Y value to the stack pointer. The content of Y is unchanged.


| Source Form | Address <br> Mode | Object Code | Access Detail | HCS12 |
| :--- | :--- | :--- | :--- | :--- |

## Wait for Interrupt

$$
\begin{array}{ll}
\text { Operation: } & (S P)-\$ 0002 \Rightarrow S P ; R_{H}: R_{H} N_{L} \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right) \\
& (S P)-\$ 0002 \Rightarrow S P ; Y_{H}: Y_{L} \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right) \\
(S P)-\$ 0002 \Rightarrow S P ; X_{H}: X_{L} \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right) \\
& (S P)-\$ 0002 \Rightarrow S P ; B: A \Rightarrow\left(M_{(S P)}: M_{(S P+1)}\right) \\
& (S P)-\$ 0001 \Rightarrow S P ; C C R \Rightarrow\left(M_{(S P)}\right) \\
& \text { Stop CPU Clocks }
\end{array}
$$

Description: Puts the CPU into a wait state. Uses the address of the instruction following WAI as a return address. Stacks the return address, index registers Y and X , accumulators B and A , and the CCR, decrementing the SP before each item is stacked.

The CPU then enters a wait state for an integer number of bus clock cycles. During the wait state, CPU clocks are stopped, but other MCU clocks can continue to run. The CPU leaves the wait state when it senses an interrupt that has not been masked.

Upon leaving the wait state, the CPU sets the appropriate interrupt mask bit(s), fetches the vector corresponding to the interrupt sensed, and instruction execution continues at the location the vector points to.


| Source Form | Address Mode | Object Code | HCS12 | M68HC12 |
| :---: | :---: | :---: | :---: | :---: |
| WAI (before interrupt) | INH | 3E | OSSSSsf | OSSSfSsf |
| WAI (when interrupt comes) |  |  | fVfPPP | VfPPP |

Although the WAI instruction itself does not alter the condition codes, the interrupt that causes the CPU to resume processing also causes the I mask bit (and the $X$ mask bit, if the interrupt was $\overline{\text { XIRQ) }}$ ) to be set as the interrupt vector is fetched.

Operation: Do until $B=0$, leave SOP in $Y: D, S O W$ in $X$
Partial Product $=(\mathrm{M}$ pointed to by X$) \times(\mathrm{M}$ pointed to by Y$)$
Sum-of-Products (24-bit SOP) = Previous SOP + Partial Product
Sum-of-Weights (16-bit SOW) $=$ Previous SOW $+(\mathrm{M}$ pointed to by Y$)$
$(X)+\$ 0001 \Rightarrow X ;(Y)+\$ 0001 \Rightarrow Y$
(B) $-\$ 01 \Rightarrow B$

Description: Performs weighted average calculations on values stored in memory. Uses indexed $(X)$ addressing mode to reference one source operand list, and indexed $(\mathrm{Y})$ addressing mode to reference a second source operand list. Accumulator B is used as a counter to control the number of elements to be included in the weighted average.
For each pair of data points, a 24 -bit sum of products (SOP) and a 16-bit sum of weights (SOW) is accumulated in temporary registers. When B reaches zero (no more data pairs), the SOP is placed in Y:D. The SOW is placed in X . To arrive at the final weighted average, divide the content of $\mathrm{Y}: \mathrm{D}$ by X by executing an EDIV after the WAV.
This instruction can be interrupted. If an interrupt occurs during WAV execution, the intermediate results (six bytes) are stacked in the order $\mathrm{SOW}_{[15: 0]}, \mathrm{SOP}_{[15: 0]}, \$ 00: \mathrm{SOP}_{[23: 16]}$ before the interrupt is processed. The wavr pseudo-instruction is used to resume execution after an interrupt. The mechanism is re-entrant. New WAV instructions can be started and interrupted while a previous WAV instruction is interrupted.
This instruction is often used in fuzzy logic rule evaluation. Refer to Section 9. Fuzzy Logic Support for more information.


Z: 1; set
$\mathrm{H}, \mathrm{N}, \mathrm{V}$ and C may be altered by this instruction

| Source Form | Address Mode | Object Code | Access Detail ${ }^{(1)}$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | HCS12 | M68HC12 |
| WAV | Special | 18 3C | Of(frr, ffff) 0 | Off (frr, fffff) 0 |
|  |  |  | (replace co | if interrupted) |
|  |  |  | SSS + UUUrr | SSS£ + UUUrr |

1. The replace comma sequence in parentheses represents the loop for one iteration of SOP and SOW accumulation.

## Exchange Double Accumulator and Index Register X

Operation: $\quad(\mathrm{D}) \Leftrightarrow(\mathrm{X})$
Description: Exchanges the content of double accumulator D and the content of index register X. For compatibility with the M68HC11, the XGDX instruction is translated into an EXG D,X instruction by the assembler.


| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | :--- |

## Exchange Double Accumulator and Index Register Y

Operation: $\quad(\mathrm{D}) \Leftrightarrow(\mathrm{Y})$
Description: Exchanges the content of double accumulator D and the content of index register Y. For compatibility with the M68HC11, the XGDY instruction is translated into an EXG D,Y instruction by the assembler.


| Source Form | Address <br> Mode | Object Code | Access Detail | MCS12 |
| :--- | :---: | :--- | :--- | :--- |

## Section 7. Exception Processing

### 7.1 Contents

7.2 Introduction ..... 321
7.3 Types of Exceptions ..... 322
7.4 Exception Priority ..... 323
7.5 Resets ..... 324
7.5.1 Power-On Reset ..... 325
7.5.2 External Reset ..... 325
7.5.3 COP Reset ..... 325
7.5.4 Clock Monitor Reset ..... 325
7.6 Interrupts ..... 326
7.6.1 Non-Maskable Interrupt Request (XIRQ) ..... 326
7.6.2 Maskable Interrupts ..... 327
7.6.3 Interrupt Recognition ..... 327
7.6.4 External Interrupts ..... 328
7.6.5 Return-from-Interrupt Instruction (RTI) ..... 328
7.7 Unimplemented Opcode Trap ..... 329
7.8 Software Interrupt Instruction (SWI) ..... 329
7.9 Exception Processing Flow ..... 329
7.9.1 Vector Fetch ..... 331
7.9.2 Reset Exception Processing ..... 331
7.9.3 Interrupt and Unimplemented Opcode Trap Exception Processing ..... 331

### 7.2 Introduction

Exceptions are events that require processing outside the normal flow of instruction execution. This section describes exceptions and the way each is handled.

### 7.3 Types of Exceptions

Central processor unit (CPU12) exceptions include:

- Resets
- Power-on reset and RESET pin
- Clock monitor reset
- COP watchdog reset
- An unimplemented opcode trap
- A software interrupt instruction (SWI)
- Non-maskable (X-bit) interrupts
- Non-maskable (I-bit) interrupts

Each exception has an associated 16-bit vector, which points to the memory location where the routine that handles the exception is located. As shown in Table 7-1, vectors are stored in the upper bytes of the standard 64-Kbyte address map.

Table 7-1. CPU12 Exception Vector Map

| Vector Address | Source |
| :---: | :---: |
| \$FFFE-\$FFFF | System Reset |
| \$FFFC-\$FFFD | Clock Monitor Reset |
| \$FFFA-\$FFFB | COP Reset |
| \$FFF8-\$FFF9 | Unimplemented Opcode Trap |
| \$FFF6-\$FFF7 | Software Interrupt Instruction (SWI) |
| \$FFF4-\$FFF5 | $\overline{\text { XIRQ Signal }}$ |
| \$FFF2-\$FFF3 | $\overline{\text { RQ Signal }}$ |
| \$FF00-\$FFF1 | Device-Specific Interrupt Sources (HCS12) |
| \$FFC0-\$FFF1 | Device-Specific Interrupt Sources (M68HC12) |

The six highest vector addresses are used for resets and unmaskable interrupt sources. The remaining vectors are used for maskable interrupts. All vectors must be programmed to point to the address of the appropriate service routine.

The CPU12 can handle up to 128 (64 in the older M68HC12) exception vectors, but the number actually used varies from device to device, and some vectors are reserved for Motorola use. Refer to device documentation for more information.
Exceptions can be classified by the effect of the $X$ and I interrupt mask bits on recognition of a pending request.

- Resets, the unimplemented opcode trap, and the SWI instruction are not affected by the $X$ and I mask bits.
- Interrupt service requests from the $\overline{\mathrm{XIRQ}}$ pin are inhibited when $X=1$, but are not affected by the $I$ bit.
- All other interrupts are inhibited when $I=1$.


### 7.4 Exception Priority

A hardware priority hierarchy determines which reset or interrupt is serviced first when simultaneous requests are made. Six sources are not maskable. The remaining sources are maskable, and the device integration module typically can change the relative priorities of maskable interrupts. Refer to 7.6 Interrupts for more detail concerning interrupt priority and servicing.
The priorities of the unmaskable sources are:

1. $\overline{\text { RESET pin or power-on reset (POR) }}$
2. Clock monitor reset
3. Computer operating properly (COP) watchdog reset
4. Non-maskable interrupt request ( $\overline{\mathrm{XIRQ}})$ signal
5. Unimplemented opcode trap
6. Software interrupt instruction (SWI)

External reset and POR share the highest exception-processing priority, followed by clock monitor reset, and then the on-chip watchdog reset.
The $\overline{X I R Q}$ interrupt is pseudo-non-maskable. After reset, the $X$ bit in the CCR is set, which inhibits all interrupt service requests from the XIRQ pin until the $X$ bit is cleared. The $X$ bit can be cleared by a program instruction, but program instructions cannot change $X$ from 0 to 1 . Once the $X$ bit is cleared, interrupt service requests made via the $\overline{\mathrm{XIRQ}}$ pin become non-maskable.

The unimplemented page 2 opcode trap (TRAP) and the SWI are special cases. In one sense, these two exceptions have very low priority, because any enabled interrupt source that is pending prior to the time exception processing begins will take precedence. However, once the CPU begins processing a TRAP or SWI, neither can be interrupted. Also, since these are mutually exclusive instructions, they have no relative priority.

All remaining interrupts are subject to masking via the I bit in the CCR. Most M68HC12 microcontroller units (MCU) have an external $\overline{\mathrm{RQ}}$ pin, which is assigned the highest l-bit interrupt priority and an internal periodic real-time interrupt generator, which has the next highest priority. The other maskable sources have default priorities that follow the address order of the interrupt vectors - the higher the address, the higher the priority of the interrupt. Other maskable interrupts are associated with on-chip peripherals such as timers or serial ports. Typically, logic in the device integration module can give one I-masked source priority over other I-masked sources. Refer to the documentation for the specific M68HC12 or HCS12 derivative for more information.

### 7.5 Resets

M68 HC12 devices perform resets with a combination of hardware and software. Integration module circuitry determines the type of reset that has occurred, performs basic system configuration, then passes control to the CPU12. The CPU fetches a vector determined by the type of reset that has occurred, jumps to the address pointed to by the vector, and begins to execute code at that address.

The are four possible sources of reset are:

- Power-on reset (POR)
- External reset ( $\overline{\mathrm{RESET}}$ pin)
- COP reset
- Clock monitor reset

Power-on reset (POR) and external reset share the same reset vector. The computer operating properly (COP) reset and the clock monitor reset each have a vector.

### 7.5.1 Power-On Reset

The M68HC12 and HCS12 device integration modules incorporate circuitry to detect a positive transition in the $\mathrm{V}_{\mathrm{DD}}$ supply and initialize the device during cold starts, generally by asserting the reset signal internally. The signal is typically released after a delay that allows the device clock generator to stabilize.

### 7.5.2 External Reset

The MCU distinguishes between internal and external resets by sensing how quickly the signal on the RESET pin rises to logic level 1 after it has been asserted. When the MCU senses any of the four reset conditions, internal circuitry drives the RESET signal low for N clock cycles, then releases. M clock cycles later, the MCU samples the state of the signal applied to the RESET pin. If the signal is still low, an external reset has occurred. If the signal is high, reset is assumed to have been initiated internally by either the COP system or the clock monitor. In the HCS12, N is 64 bus-rate clocks and M is 32 clocks. In the original $\mathrm{M} 68 \mathrm{HC12}$, $N$ was 16 bus-rate clocks and $M$ was 8 clocks.

### 7.5.3 COP Reset

The MCU includes a computer operating properly (COP) system to help protect against software failures. When the COP is enabled, software must write a particular code sequence to a specific address to keep a watchdog timer from timing out. If software fails to execute the sequence properly, a reset occurs.

### 7.5.4 Clock Monitor Reset

The clock monitor circuit uses an internal RC circuit to determine whether clock frequency is above a predetermined limit. If clock frequency falls below the limit when the clock monitor is enabled, a reset occurs.

### 7.6 Interrupts

Each M68HC12 and HCS12 device can recognize a number of interrupt sources. Each source has a vector in the vector table. The XIRQ signal, the unimplemented opcode trap, and the SWI instruction are non-maskable, and have a fixed priority. The remaining interrupt sources can be masked by the I bit. In most devices, the external interrupt request pin is assigned the highest maskable interrupt priority, and the internal periodic real-time interrupt generator has the next highest priority. Other maskable interrupts are associated with on-chip peripherals such as timers or serial ports. These maskable sources have default priorities that follow the address order of the interrupt vectors. The higher the vector address, the higher the priority of the interrupt. Typically, a device integration module incorporates logic that can give any one maskable source priority over other maskable sources.

### 7.6.1 Non-Maskable Interrupt Request ( $\overline{\mathrm{XIRQ}})$

The $\overline{\text { XIRQ }}$ input is an updated version of the non-maskable interrupt ( $\overline{\mathrm{NMI}}$ ) input of earlier MCUs. The XIRQ function is disabled during system reset and upon entering the interrupt service routine for an $\overline{\text { XIRQ }}$ interrupt.

During reset, both the I bit and the X bit in the CCR are set. This disables maskable interrupts and interrupt service requests made by asserting the $\overline{\mathrm{XIRQ}}$ signal. After minimum system initialization, software can clear the $X$ bit using an instruction such as ANDCC \#\$BF. Software cannot set the $X$ bit from 0 to 1 once it has been cleared, and interrupt requests made via the $\overline{X I R Q}$ pin become non-maskable. When a non-maskable interrupt is recognized, both the $X$ and I bits are set after context is saved. The $X$ bit is not affected by maskable interrupts. Execution of an return-from-interrupt (RTI) instruction at the end of the interrupt service routine normally restores the $X$ and $I$ bits to the pre-interrupt request state.

### 7.6.2 Maskable Interrupts

Maskable interrupt sources include on-chip peripheral systems and external interrupt service requests. Interrupts from these sources are recognized when the global interrupt mask bit (I) in the CCR is cleared. The default state of the I bit out of reset is 1 , but it can be written at any time.

The integration module manages maskable interrupt priorities. Typically, an on-chip interrupt source is subject to masking by associated bits in control registers in addition to global masking by the I bit in the CCR. Sources generally must be enabled by writing one or more bits in associated control registers. There may be other interrupt-related control bits and flags, and there may be specific register read-write sequences associated with interrupt service. Refer to individual on-chip peripheral descriptions for details.

### 7.6.3 Interrupt Recognition

Once enabled, an interrupt request can be recognized at any time after the I mask bit is cleared. When an interrupt service request is recognized, the CPU responds at the completion of the instruction being executed. Interrupt latency varies according to the number of cycles required to complete the current instruction. Because the fuzzy logic rule evaluation (REV), fuzzy logic rule evaluation weighted (REVW), and weighted average (WAV) instructions can take many cycles to complete, they are designed so that they can be interrupted. Instruction execution resumes when interrupt execution is complete. When the CPU begins to service an interrupt, the instruction queue is refilled, a return address is calculated, and then the return address and the contents of the CPU registers are stacked as shown in Table 7-2.

Table 7-2. Stacking Order on Entry to Interrupts

| Memory Location | CPU Registers |
| :---: | :---: |
| $\mathrm{SP}+7$ | RTN $_{\mathrm{H}}: \mathrm{RTN}_{\mathrm{L}}$ |
| $\mathrm{SP}+5$ | $\mathrm{Y}_{\mathrm{H}}: \mathrm{Y}_{\mathrm{L}}$ |
| $\mathrm{SP}+3$ | $\mathrm{X}_{\mathrm{H}}: \mathrm{X}_{\mathrm{L}}$ |
| $\mathrm{SP}+1$ | $\mathrm{~B}: \mathrm{A}$ |
| SP | CCR |

After the CCR is stacked, the I bit (and the X bit, if an XIRQ interrupt service request caused the interrupt) is set to prevent other interrupts from disrupting the interrupt service routine. Execution continues at the address pointed to by the vector for the highest-priority interrupt that was pending at the beginning of the interrupt sequence. At the end of the interrupt service routine, an RTI instruction restores context from the stacked registers, and normal program execution resumes.

### 7.6.4 External Interrupts

External interrupt service requests are made by asserting an active-low signal connected to the $\overline{\mathrm{RQ}}$ pin. Typically, control bits in the device integration module affect how the signal is detected and recognized.

The I bit serves as the $\overline{\mathrm{RQ}}$ interrupt enable flag. When an $\overline{\mathrm{RQ}}$ interrupt is recognized, the I bit is set to inhibit interrupts during the interrupt service routine. Before other maskable interrupt requests can be recognized, the I bit must be cleared. This is generally done by an RTI instruction at the end of the service routine.

### 7.6.5 Return-from-Interrupt Instruction (RTI)

RTI is used to terminate interrupt service routines. RTI is an 8 -cycle instruction when no other interrupt is pending and 11 cycles ( 10 cycles in M 68 HC 12 ) when another interrupt is pending. In either case, the first five cycles are used to restore (pull) the CCR, B:A, X, Y, and the return address from the stack. If no other interrupt is pending at this point, three program words are fetched to refill the instruction queue from the area of the return address and processing proceeds from there.

If another interrupt is pending after registers are restored, a new vector is fetched, and the stack pointer is adjusted to point at the CCR value that was just recovered ( $\mathrm{SP}=\mathrm{SP}-9$ ). This makes it appear that the registers have been stacked again. After the SP is adjusted, three program words are fetched to refill the instruction queue, starting at the address the vector points to. Processing then continues with execution of the instruction that is now at the head of the queue.

### 7.7 Unimplemented Opcode Trap

The CPU12 has opcodes in all 256 positions in the page 1 opcode map, but only 54 of the 256 positions on page 2 of the opcode map are used. If the CPU attempts to execute one of the 202 unused opcodes on page 2, an unimplemented opcode trap occurs. The 202 unimplemented opcodes are essentially interrupts that share a common interrupt vector, \$FFF8:\$FFF9.

The CPU12 uses the next address after an unimplemented page 2 opcode as a return address. This differs from the M68HC11 illegal opcode interrupt, which uses the address of an illegal opcode as the return address. In the CPU12, the stacked return address can be used to calculate the address of the unimplemented opcode for software-controlled traps.

### 7.8 Software Interrupt Instruction (SWI)

Execution of the SWI instruction causes an interrupt without an interrupt service request. SWI is not inhibited by the global mask bits in the CCR, and execution of SWI sets the I mask bit. Once an SWI interrupt begins, maskable interrupts are inhibited until the I bit in the CCR is cleared. This typically occurs when an RTI instruction at the end of the SWI service routine restores context.

### 7.9 Exception Processing Flow

The first cycle in the exception processing flow for all CPU12 exceptions is the same, regardless of the source of the exception. Between the first and second cycles of execution, the CPU chooses one of three alternative paths. The first path is for resets, the second path is for pending X or I interrupts, and the third path is used for software interrupts (SWI) and trapping unimplemented opcodes. The last two paths are virtually identical, differing only in the details of calculating the return address. Refer to Figure 7-1 for the following discussion.


Figure 7-1. Exception Processing Flow Diagram

### 7.9.1 Vector Fetch

The first cycle of all exception processing, regardless of the cause, is a vector fetch. The vector points to the address where exception processing will continue. Exception vectors are stored in a table located at the top of the memory map (\$FFxx). The CPU cannot use the fetched vector until the third cycle of the exception processing sequence.

During the vector fetch cycle, the CPU issues a signal that tells the integration module to drive the vector address of the highest priority, pending exception onto the system address bus (the CPU does not provide this address).

After the vector fetch, the CPU selects one of the three alternate execution paths, depending upon the cause of the exception.

### 7.9.2 Reset Exception Processing

If reset caused the exception, processing continues to cycle 2.0. This cycle sets the $\mathrm{S}, \mathrm{X}$, and I bits in the CCR. Cycles 3.0 through 5.0 are program word fetches that refill the instruction queue. Fetches start at the address pointed to by the reset vector. When the fetches are completed, exception processing ends, and the CPU starts executing the instruction at the head of the instruction queue.

### 7.9.3 Interrupt and Unimplemented Opcode Trap Exception Processing

If an exception was not caused by a reset, a return address is calculated.

- Cycles 2.1 and 2.2 are both S cycles (stack a 16-bit word), but the CPU12 performs different return address calculations for each type of exception.
- When an X- or I-related interrupt causes the exception, the return address points to the next instruction that would have been executed had processing not been interrupted.
- When an exception is caused by an SWI opcode or by an unimplemented opcode (see 7.7 Unimplemented Opcode Trap), the return address points to the next address after the opcode.
- Once calculated, the return address is pushed onto the stack.
- Cycles 3.1 through 9.1 are identical to cycles 3.2 through 9.2 for the rest of the sequence, except for optional setting of the $X$ mask bit performed in cycle 8.1 (see below).
- Cycle 3.1/3.2 is the first of three program word fetches that refill the instruction queue.
- Cycle 4.1/4.2 pushes Y onto the stack.
- Cycle 5.1/5.2 pushes $X$ onto the stack.
- Cycle 6.1/6.2 is the second of three program word fetches that refill the instruction queue. During this cycle, the contents of the $A$ and $B$ accumulators are concatenated into a 16-bit word in the order B:A. This makes register order in the stack frame the same as that of the M68HC11, M6801, and the M6800.
- Cycle 7.1/7.2 pushes the 16-bit word containing B:A onto the stack.
- Cycle 8.1/8.2 pushes the 8-bit CCR onto the stack, then updates the mask bits.
- When an $\overline{\text { XIRQ }}$ interrupt causes an exception, both $X$ and $I$ are set, which inhibits further interrupts during exception processing.
- When any other interrupt causes an exception, the I bit is set, but the X bit is not changed.
- Cycle 9.1/9.2 is the third of three program word fetches that refill the instruction queue. It is the last cycle of exception processing. After this cycle the CPU starts executing the first cycle of the instruction at the head of the instruction queue.


## Section 8. Development and Debug Support

### 8.1 Contents

8.2 Introduction ..... 334
8.3 Background Debug Mode ..... 334
8.3.1 Enabling BDM ..... 335
8.3.2 BDM Serial Interface ..... 336
8.3.3 BDM Commands ..... 338
8.3.4 BDM Registers ..... 341
8.4 Breakpoints ..... 342
8.4.1 Breakpoint Type ..... 343
8.4.2 Breakpoint Operation ..... 343
8.5 External Reconstruction of the Queue ..... 344
8.6 Instruction Queue Status Signals ..... 345
8.6.1 HCS12 Timing Detail ..... 345
8.6.2 M68HC12 Timing Detail ..... 346
8.6.3 Null (Code 0:0) ..... 347
8.6.4 LAT — Latch Data from Bus (Code 0:1) ..... 347
8.6.5 ALD - Advance and Load from Data Bus (Code 1:0) ..... 348
8.6.6 ALL — Advance and Load from Latch (Code 1:1) ..... 348
8.6.7 INT — Interrupt Sequence Start (Code 0:1) ..... 348
8.6.8 SEV — Start Instruction on Even Address (Code 1:0) ..... 348
8.6.9 SOD — Start Instruction on Odd Address (Code 1:1) ..... 348
8.7 Queue Reconstruction (for HCS12) ..... 349
8.7.1 Queue Reconstruction Registers (for HCS12) ..... 350
8.7.1.1 fetch_add Register. ..... 350
8.7.1.2 st1_add, st1_dat Registers ..... 350
8.7.1.3 st2_add, st2_dat Registers ..... 350
8.7.1.4 st3_add, st3_dat Registers ..... 350
8.7.2 Reconstruction Algorithm (for HCS12) ..... 350
8.8 Queue Reconstruction (for M68HC12) ..... 352
8.8.1 Queue Reconstruction Registers (for M68HC12) ..... 353
8.8.1.1 in_add, in_dat Registers ..... 353
8.8.1.2 fetch_add, fetch_dat Registers ..... 353
8.8.1.3 st1_add, st1_dat Registers ..... 353
8.8.1.4 st2_add, st2_dat Registers ..... 353
8.8.2 Reconstruction Algorithm (for M68HC12) ..... 353
8.8.2.1 LAT Decoding ..... 354
8.8.2.2 ALD Decoding ..... 355
8.8.2.3 ALL Decoding. ..... 355
8.9 Instruction Tagging ..... 356

### 8.2 Introduction

This section describes development and debug support features related to the central processor unit (CPU12). Topics include:

- Single-wire background debug interface
- Hardware breakpoint system
- Instruction queue operation and reconstruction
- Instruction tagging


### 8.3 Background Debug Mode

HCS12 and M68HC12 MCUs include a background debug system. This system is implemented with on-chip hardware rather than external software and provides a full set of debugging options. The debugging system is less intrusive than systems used on other microcontrollers, because the control logic resides in the on-chip background debug module, rather than in the CPU. Some activities, such as reading and writing memory locations, can be performed while the CPU is executing normal code with no effect on real-time system activity.

The background debug module generally uses CPU dead cycles to execute debugging commands while the CPU is operating normally, but can steal cycles from the CPU when necessary. Other commands are firmware based, and require that the CPU be in active background debug mode (BDM) for execution. While BDM is active, the CPU executes a monitor program located in a small on-chip ROM.

Debugging control logic communicates with external devices serially, via the BKGD pin. This single-wire approach helps to minimize the number of pins needed for development support.

Background debug does not operate in stop mode.

### 8.3.1 Enabling BDM

The debugger must be enabled before it can be activated. Entry into active background mode has two phases:

1. The background mode must be enabled by writing the ENBDM bit in the BDM status register, using a debugging command sent via the single-wire interface. Once the background mode is enabled, it remains available until the next system reset or until ENBDM is cleared by another debugging command.
2. BDM must be activated to map the ROM and BDM control registers to addresses \$FF00 to \$FFFF and put the MCU in active background mode.

After the background mode is enabled, BDM can be activated by:

- The hardware BACKGROUND command
- Breakpoints tagged via the on-chip breakpoint logic or the BDM tagging mechanism
- The enter background debug mode (BGND) instruction

An attempt to activate BDM before it has been enabled causes the MCU to resume normal instruction execution after a brief delay.

BDM becomes active at the next instruction boundary following execution of the BDM BACKGROUND command. Breakpoints can be configured to activate BDM before a tagged instruction is executed.

While BDM is active, BDM control registers are mapped to addresses \$FF00 to \$FF06. These registers are only accessible through BDM firmware or BDM hardware commands. Registers are described in 8.3.4 BDM Registers.

Some M68HC12 on-chip peripherals have a BDM control bit, which determines whether the peripheral function continues to be clocked during active BDM. If no bit is shown, the peripheral is active in BDM.

### 8.3.2 BDM Serial Interface

The BDM serial interface uses a clocking scheme in which the external host generates a falling edge on the BKGD pin to indicate the start of each bit time. This falling edge must be sent for every bit, whether data is transmitted or received.

BKGD is an open-drain pin that can be driven either by the MCU or by an external host. Data is transferred most significant bit (MSB) first, at 16 BDM clock cycles per bit. The interface times out if 512 BDM clock cycles occur between falling edges from the host. The hardware clears the command register when a time-out occurs. The BDM clock is either the E clock or a fixed-rate clock based on the crystal rate.

The BKGD pin is used to send and receive data. Figure 8-1, Figure 8-2, and Figure $8-3$ show timing for each of these cases. Interface timing is synchronous to MCU clocks, but the external host is asynchronous to the target MCU. The internal clock signal is shown for reference in counting cycles.

Figure 8-1 shows an external host transmitting a data bit to the BKGD pin of a target MCU. The host is asynchronous to the target, so there is a 0 - to 1-cycle delay from the host-generated falling edge to the time when the target perceives the bit. Ten target BDM cycles later, the target senses the bit level on the BKGD pin. The host can drive high during host-to-target transmission to speed up rising edges, because the target does not drive the pin during this time.


Figure 8-1. BDM Host to Target Serial Bit Timing

Figure 8 -2 shows an external host receiving a logic 1 from the target MCU. Since the host is asynchronous to the target, there is a 0 - or 1 -cycle delay from the host-generated falling edge on BKGD until the target perceives the bit. The host holds the signal low long enough for the target to recognize it (a minimum of two target BDM clock cycles), but must release the low drive before the target begins to drive the active-high speed-up pulse seven cycles after the start of the bit time. The host should sample the bit level about 10 cycles after the start of bit time.


Figure 8-2. BDM Target to Host Serial Bit Timing (Logic 1)

Figure $8-3$ shows the host receiving a logic 0 from the target. Since the host is asynchronous to the target, there is a 0 - or 1 -cycle delay from the host-generated falling edge on BKGD until the target perceives the bit. The host initiates the bit time, but the target finishes it. To make certain the host receives a logic 0 , the target drives the BKGD pin low for 13 BDM clock cycles, then briefly drives the signal high to speed up the rising edge. The host samples the bit level about 10 cycles after starting the bit time.


Figure 8-3. BDM Target to Host Serial Bit Timing (Logic 0)

### 8.3.3 BDM Commands

All BDM opcodes are eight bits long and can be followed by an address or data, as indicated by the instruction.

Commands implemented in BDM control hardware are listed in Table 8-1. These commands, except for BACKGROUND, do not require the CPU to be in active BDM mode for execution. The control logic uses CPU dead cycles to execute these instructions. In the unlikely event that a dead cycle cannot be found within 128 cycles, the control logic steals cycles from the CPU.

Table 8-1. BDM Commands Implemented in Hardware

| Command | Opcode (Hex) | Data | Description |
| :---: | :---: | :---: | :---: |
| BACKGROUND | 90 | None | Enter background mode (if ENBDM = 1 ). |
| READ_BD_BYTE | E4 | 16-bit address 16-bit data out | Read from memory with BDM in map (may steal cycles if external access) data for odd address on low byte, data for even address on high byte. |
| STATUS ${ }^{(1)}$ | E4 | FF01, xxxx xxxx (out), 00000000 (out) | READ_BD_BYTE \$FF01. Running user code (BGND instruction is not allowed). |
|  |  | FF01, xxxx xxxx (out), 10000000 (out) | READ_BD_BYTE \$FF01. Running user code (BGND instruction is allowed). |
|  |  | FF01, xxxx xxxx (out), 11000000 (out) | READ_BD_BYTE \$FF01. Background mode active (waiting for single-wire serial command). |
| READ_BD_WORD | EC | 16-bit address <br> 16-bit data out | Read from memory with BDM in map (may steal cycles if external access). Must be aligned access. |
| READ_BYTE | E0 | 16-bit address 16-bit data out | Read from memory with BDM out of map (may steal cycles if external access). Data for odd address on low byte, data for even address on high byte. |
| READ_WORD | E8 | 16-bit address 16-bit data out | Read from memory with BDM out of map (may steal cycles if external access). Must be aligned access. |
| WRITE_BD_BYTE | C4 | 16-bit address 16-bit data in | Write to memory with BDM in map (may steal cycles if external access). Data for odd address on low byte, data for even address on high byte. |
| ENABLE FIRMWARE ${ }^{(2)}$ | C4 | FF01, xxxx xxxx (in), 1xxx xxxx (in) | Write byte \$FF01, set the ENBDM bit. This allows execution of commands which are implemented in firmware. Typically, read STATUS, OR in the MSB, write the result back to STATUS. |
| WRITE_BD_WORD | CC | 16-bit address 16-bit data in | Write to memory with BDM in map (may steal cycles if external access). Must be aligned access. |
| WRITE_BYTE | C0 | 16-bit address 16-bit data in | Write to memory with BDM out of map (may steal cycles if external access). Data for odd address on low byte, data for even address on high byte. |
| WRITE_WORD | C8 | 16-bit address 16-bit data in | Write to memory with BDM out of map (may steal cycles if external access). Must be aligned access. |

1. STATUS command is a specific case of the READ_BD_BYTE command. Bit positions marked $x$ indicate the value is Don't Care.
2. ENABLE_FIRMWARE is a specific case of the WRITE_BD_BYTE command. Bit positions marked $x$ indicate the value is Don't Care.

The host controller must wait 150 cycles for a non-intrusive BDM command to execute before another command can be sent. This delay includes 128 cycles for the maximum delay for a dead cycle.

BDM logic retains control of the internal buses until a read or write is completed. If an operation can be completed in a single cycle, it does not intrude on normal CPU operation. However, if an operation requires multiple cycles, CPU clocks are frozen until the operation is complete.

The CPU must be in background mode to execute commands that are implemented in the BDM ROM. The CPU executes code from the BDM ROM to perform the requested operation. These commands are shown in Table 8-2.

Table 8-2. BDM Firmware Commands

| Command | Opcode <br> (Hex) | Data | Description |
| :---: | :---: | :---: | :--- |
| GO | 08 | none | Resume normal processing |
| TRACE1 | 10 | none | Execute one user instruction then <br> return to BDM |
| TAGGO | 18 | none | Enable tagging then resume normal <br> processing |
| WRITE_NEXT | 42 | 16 -bit data in | X = X + 2; Write next word at 0,X |
| WRITE_PC | 43 | 16 -bit data in | Write program counter |
| WRITE_D | 44 | 16-bit data in | Write D accumulator |
| WRITE_X | 45 | 16-bit data in | Write X index register |
| WRITE_Y | 46 | 16 -bit data in | Write Y index register |
| WRITE_SP | 47 | 16-bit data in | Write stack pointer |
| READ_NEXT | 62 | 16-bit data <br> out | X = X + 2; Read next word at 0,X |
| READ_PC | 63 | 16-bit data <br> out | Read program counter |
| READ_D | 64 | 16-bit data <br> out | Read D accumulator |
| READ_X | 65 | 16-bit data <br> out | Read X index register |
| READ_Y | 66 | 16-bit data <br> out | Read Y index register |
| READ_SP | 67 | 16-bit data <br> out | Read stack pointer |

### 8.3.4 BDM Registers

Seven BDM registers are mapped into the standard 64-Kbyte address space when BDM is active. Mapping is shown in Table 8-3.

Table 8-3. BDM Register Mapping

| Address | Register |  |
| :--- | :--- | :--- |
| \$FF00 | BDM instruction register | Contents determined by instruction being executed |
| \$FF01 | BDM status register | Indicates BDM operating conditions |
| \$FF02-\$FF03 | BDM shift register | Contains serial interface data being received or transmitted |
| \$FF04-\$FF05 | BDM address register | Temporary storage for BDM commands |
| \$FF06 | BDM condition code register (CCR) | Preserves contents of CPU CCR while BDM is active |

The only one of these registers that is of interest to users is the status register. The other BDM registers are used only by the BDM firmware to execute commands. These registers can be accessed by means of the hardware READ_BD and WRITE_BD commands, but must not be written by a user during BDM operation.

Address: \$FF01 (Only in memory map while BDM is active)

Reset:


Figure 8-4. BDM Status Register (STATUS)
ENBDM - Enable Background Mode Bit
Indicates whether the background mode is enabled. Normally cleared by reset to disallow active BDM. Reset to 1 in special single-chip and peripheral mode so active BDM is allowed.
$0=$ Background mode not enabled
1 = Background mode enabled, but BDM ROM not in memory map unless BDM is active

BDMACT — BDM Active Flag
Indicates whether the BDM ROM is in the memory map. Cleared by reset. When the MCU is reset in special single-chip mode, BDM firmware sets BDMACT shortly after reset.
$0=$ ROM not in map
$1=$ ROM in map (MCU is in active background mode)
ENTAG - Instruction Tagging Enable Bit
Indicates whether instruction tagging is enabled. Users should not write ENTAG directly with WRITE_BD_BYTE commands. Set by the TAGGO instruction and cleared when BDM is entered. Cleared by reset.
$0=$ Tagging not enabled, or BDM active
1 = Tagging active
SDV — Shifter Data Valid Bit
Indicates that valid data is in the serial interface shift register. SDV is used by firmware-based instructions in the BDM ROM. Do not attempt to write SDV directly with WRITE_BD_BYTE commands.
$0=$ No valid data
1 = Valid Data
TRACE - Trace Flag
Indicates when tracing is enabled. Firmware in the BDM ROM sets TRACE in response to a TRACE1 command and TRACE is cleared upon completion of the TRACE1 command. Do not attempt to write TRACE directly with WRITE_BD_BYTE commands.
$0=$ Tracing not enabled
$1=$ TRACE1 command in progress

### 8.4 Breakpoints

Breakpoints halt instruction execution at particular places in a program. To ensure transparent operation, breakpoint control logic is implemented outside the CPU, and particular models of MCU can have different breakpoint capabilities. Refer to the appropriate device data sheet for detailed information. Generally, breakpoint logic can be configured to halt execution before an instruction executes (tag mode) or to halt execution on the next instruction boundary following the breakpoint (force mode).

### 8.4.1 Breakpoint Type

The three basic types of breakpoints are:

- Address-only breakpoints that cause the CPU to execute an SWI. These breakpoints can be set only at opcode addresses. When the breakpoint logic encounters the breakpoint tag, the CPU executes an SWI instruction rather than the user's application opcode at that address.
- Address-only breakpoints that cause the MCU to enter BDM. These breakpoints can be set only at opcode addresses. When the breakpoint logic encounters the breakpoint tag, BDM is activated rather than executing the user application opcode at that address.
- Address/data breakpoints that cause the MCU to enter BDM. These breakpoints can be set to detect any combination of address and data. When the breakpoint logic encounters the breakpoint, BDM is activated at the next instruction boundary.


### 8.4.2 Breakpoint Operation

Breakpoints use these two mechanisms to halt execution:

- The tag mechanism marks a particular program fetch with a high (even) or low (odd) byte indicator. The tagged byte moves through the instruction queue until a start cycle occurs, then the breakpoint is taken. Breakpoint logic can be configured to force BDM, or to initiate an SWI when the tag is encountered.
- The force BDM mechanism causes the MCU to enter active BDM at the next instruction start cycle.

CPU microcode instructions are used to implement both breakpoint mechanisms. When an SWI tag is encountered, the CPU performs the same sequence of operations as for an SWI. When BDM is forced, the CPU executes a BGND instruction.

Because breakpoint operations are not part of the normal flow of instruction execution, the control program must keep track of the actual breakpoint address. Both SWI and BGND store a return PC value (SWI on the stack and BGND in the CPU TMP2 register), but this value is automatically incremented to point to the next instruction after SWI or

BGND. To resume execution where a breakpoint occurred, the control program must preserve the breakpoint address rather than use the incremented PC value.

The breakpoint logic generally uses match registers to determine when a break is taken. Registers can be used to match the high and low bytes of addresses for single and dual breakpoints, to match data for single breakpoints, or to do both functions. Refer to the data sheet for each derivative MCU for detailed register and control bit usage.

### 8.5 External Reconstruction of the Queue

The CPU12 uses an instruction queue to buffer program information and increase instruction throughput. The HCS12 implements the queue somewhat differently from the original M68HC12. The HCS12 queue consists of three 16 -bit stages while the M68HC12 queue consists of two 16 -bit stages, plus a 16 -bit holding latch. Program information is always fetched in aligned 16-bit words. At least three bytes of program information are available to the CPU when instruction execution begins. The holding latch in the M 68 HC 12 is used when a word of program information arrives before the queue can advance.

Because of the queue, program information is fetched a few cycles before it is used by the CPU. Internally, the microcontroller unit (MCU) only needs to buffer the fetched data. But, in order to monitor cycle-by-cycle CPU activity externally, it is necessary to capture data and address to discern what is happening in the instruction queue.

Two external pins, IPIPE1 and IPIPE0, provide time-multiplexed information about data movement in the queue and instruction execution. The instruction queue and cycle-by-cycle activity can be reconstructed in real time or from trace history captured by a logic analyzer. However, neither scheme can be used to stop the CPU12 at a specific instruction. By the time an operation is visible outside the MCU, the instruction has already begun execution. A separate instruction tagging mechanism is provided for this purpose. A tag follows the information in the queue as the queue is advanced. During debugging, the CPU enters active background debug mode when a tagged instruction reaches the head of the queue, rather than executing the tagged instruction. For more information about tagging, refer to 8.9 Instruction Tagging.

### 8.6 Instruction Queue Status Signals

The IPIPE1 and IPIPE0 signals carry time-multiplexed information about data movement and instruction execution during normal CPU operation. The signals are available on two multifunctional device pins. During reset, the pins are used as mode-select input signals MODA and MODB.

To reconstruct the queue, the information carried by the status signals must be captured externally. In general, data movement and execution start information are considered to be distinct 2-bit values, with the low-order bit on IPIPE0 and the high-order bit on IPIPE1.

### 8.6.1 HCS12 Timing Detail

In the HCS12, data-movement information is available when E clock is high or on falling edges of the E clock; execution-start information is available when E clock is low or on rising edges of the E clock, as shown in Figure 8-5. Data-movement information refers to data on the bus. Execution-start information refers to the bus cycle that starts with that E-low time and continues through the following E-high time. Table 8-4 summarizes the information encoded on the IPIPE1 and IPIPE0 pins.


Figure 8-5. Queue Status Signal Timing (HCS12)

## Development and Debug Support

### 8.6.2 M68HC12 Timing Detail

In the M68HC12, data movement information is available on rising edges of the E clock; execution start information is available on falling edges of the E clock, as shown in Figure 8-6. Data movement information refers to data on the bus at the previous falling edge of E . Execution information refers to the bus cycle from the current falling edge to the next falling edge of $E$. Table $8-4$ summarizes the information encoded on the IPIPE1 and IPIPE0 pins.


Figure 8-6. Queue Status Signal Timing (M68HC12)

Table 8-4. IPIPE1 and IPIPE0 Decoding (HCS12 and M68HC12)

|  | Mnemonic | Meaning |
| :---: | :---: | :---: |
| Data Movement | Capture at E Fall in HCS12 (E Rise in M68HC12) |  |
| $0: 0$ | - | No movement |
| $0: 1$ | LAT $^{(1)}$ | Latch data from bus |
| $1: 0$ | ALD | Advance queue and load from bus |
| $1: 1$ | ALL $^{(1)}$ | Advance queue and load from latch |
| Execution Start | Capture at E Rise in HCS12 (E Fall in M68HC12) |  |
| $0: 0$ | - | No start |
| $0: 1$ | INT | Start interrupt sequence |
| $1: 0$ | SEV | Start even instruction |
| $1: 1$ | SOD | Start odd instruction |

1. The HCS12 implementation does not include a holding latch, so these data movement codes are used only in the original M68HC12.

### 8.6.3 Null (Code 0:0)

The 0:0 data movement state indicates that there was no data movement in the instruction queue; the 0:0 execution start state indicates continuation of an instruction or interrupt sequence (no new instruction or interrupt start).

### 8.6.4 LAT — Latch Data from Bus (Code 0:1)

This code is not used in the HCS12. In the M68HC12, fetched program information has arrived, but the queue is not ready to advance. The information is latched into a buffer. Later, when the queue does advance, stage 1 is refilled from the buffer or from the data bus if the buffer is empty. In some instruction sequences, there can be several latch cycles before the queue advances. In these cases, the buffer is filled on the first latch event and additional latch requests are ignored.

### 8.6.5 ALD - Advance and Load from Data Bus (Code 1:0)

The instruction queue is advanced by one word and stage one is refilled with a word of program information from the data bus. The CPU requested the information two bus cycles earlier but, due to access delays, the information was not available until the E cycle referred to by the ALD code.

### 8.6.6 ALL - Advance and Load from Latch (Code 1:1)

This code is not used in the HCS12. In the M68HC12, the 2-stage instruction queue is advanced by one word and stage one is refilled with a word of program information from the buffer. The information was latched from the data bus at the falling edge of a previous E cycle because the instruction queue was not ready to advance when it arrived.

### 8.6.7 INT — Interrupt Sequence Start (Code 0:1)

The E cycle associated with this code is the first cycle of an interrupt sequence. Normally, this cycle is a read of the interrupt vector. However, in systems that have interrupt vectors in external memory and an 8-bit data bus, this cycle reads the upper byte of the 16-bit interrupt vector.

### 8.6.8 SEV - Start Instruction on Even Address (Code 1:0)

The E cycle associated with this code is the first cycle of the instruction in the even (high order) half of the word at the head of the instruction queue. The queue treats the $\$ 18$ prebyte for instructions on page 2 of the opcode map as a special 1-byte, 1-cycle instruction, except that interrupts are not recognized at the boundary between the prebyte and the rest of the instruction.

### 8.6.9 SOD - Start Instruction on Odd Address (Code 1:1)

The E cycle associated with this code is the first cycle of the instruction in the odd (low order) half of the word at the head of the instruction queue. The queue treats the $\$ 18$ prebyte for instructions on page 2 of the opcode map as a special 1-byte, 1-cycle instruction, except that interrupts are not recognized at the boundary between the prebyte and the rest of the instruction.

### 8.7 Queue Reconstruction (for HCS12)

The raw signals required for queue reconstruction are the address bus (ADDR), the data bus (DATA), the system clock ( E ), and the queue status signals (IPIPE1 and IPIPE2). An ALD data movement implies a read; therefore, it is not necessary to capture the $R / \bar{W}$ signal. An E clock cycle begins at a falling edge of $E$. Addresses and execution status must be captured at the rising E edge in the middle of the cycle. Data and data-movement status must be captured at the falling edge of $E$ at the end of the cycle. These captures can then be organized into records with one record per E clock cycle.

Implementation details depend on the type of MCU and the mode of operation. For instance, the data bus can be eight bits or 16 bits wide, and nonmultiplexed or multiplexed. In all cases, the externally reconstructed queue must use 16 -bit words. Demultiplexing and assembly of 8 -bit data into 16 -bit words is done before program information enters the real queue, so it must also be done for the external reconstruction.

## An example:

Systems with an 8-bit data bus and a program stored in external memory require two cycles for each program word fetch. MCU bus-control logic freezes the CPU clocks long enough to do two 8-bit accesses rather than a single 16 -bit access, so the CPU sees only 16 -bit words of program information. To recover the 16 -bit program words externally, latch the data bus state at the falling edge of $E$ when $\operatorname{ADDR} 0=0$, and gate the outputs of the latch onto DATA[15:8] when an ALD cycle occurs. Since the 8 -bit data bus is connected to DATA[7:0], the 16 -bit word on the data lines corresponds to the ALD during the last half of the second 8 -bit fetch, which is always to an odd address. IPIPE[1:0] status signals indicate 0:0 for the second half of the E cycle corresponding to the first 8-bit fetch.

Some MCUs have address lines to support memory expansion beyond the standard 64 -Kbyte address space. When memory expansion is used, expanded addresses must also be captured and maintained.

### 8.7.1 Queue Reconstruction Registers (for HCS12)

Queue reconstruction requires the following registers, which can be implemented as software variables when previously captured trace data is used, or as hardware latches in real time.

### 8.7.1.1 fetch_add Register

This register buffers the fetch address.

### 8.7.1.2 st1_add, st1_dat Registers

These registers contain address and data for the first stage of the reconstructed instruction queue.
8.7.1.3 st2_add, st2_dat Registers

These registers contain address and data for the middle stage of the reconstructed instruction queue.
8.7.1.4 st3_add, st3_dat Registers

These registers contain address and data for the final stage of the reconstructed instruction queue. When the IPIPE[1:0] signals indicate the execution status, the address and opcode can be found in these registers.

### 8.7.2 Reconstruction Algorithm (for HCS12)

This section describes how to use IPIPE[1:0] signals and queue reconstruction registers to reconstruct the queue.

Typically, the first few cycles of raw capture data are not useful because it takes several cycles before an instruction propagates to the head of the queue. During these first raw cycles, the only meaningful information available is data movement signals. Information on the external address and data buses during this setup time is still captured and propagated through the reconstructed queue, but the information reflects the actions of instructions that were fetched before data collection started.

In the special case of a reset, there is a five-cycle sequence (VfPPP) during which the reset vector is fetched and the instruction queue is filled, before execution of the first instruction begins. Due to the timing of the switchover of the IPIPE[1:0] pins from their alternate function as mode-select inputs, the status information on these two pins may be erroneous during the first cycle or two after the release of reset. This is not a problem because the status is correct in time for queue reconstruction logic to correctly replicate the queue.

On an advance-and-load-from-data-bus (ALD) cycle, the information in the instruction queue must advance by one stage. Whatever was in stage three of the queue simply disappears. The previous contents of stage two go to stage three, the previous contents of stage one go to stage two, and the contents of fetch_add and data from the current cycle go to stage one.

Figure 8-7 shows the reset sequence and illustrates the relationship between instruction cycle codes (VfPPP) and pipe status signals. One cycle of the data bus is shown to indicate the relationship between the ALD data movement code and the data value it refers to. The SEV execution start code indicates that the reset vector pointed to an even address in this example.


Figure 8-7. Reset Sequence for HCS12

### 8.8 Queue Reconstruction (for M68HC12)

The raw signals required for queue reconstruction are the address bus (ADDR), the data bus (DATA), the system clock (E), and the queue status signals (IPIPE1 and IPIPE0). An E-clock cycle begins after an E fall. Addresses and data movement status must be captured at the E rise in the middle of the cycle. Data and execution start status must be captured at the E fall at the end of the cycle. These captures can then be organized into records with one record per E clock cycle.

Implementation details depend upon the type of device and the mode of operation. For instance, the data bus can be eight bits or 16 bits wide, and non-multiplexed or multiplexed. In all cases, the externally reconstructed queue must use 16-bit words. Demultiplexing and assembly of 8 -bit data into 16 -bit words is done before program information enters the real queue, so it must also be done for the external reconstruction.

An example:
Systems with an 8-bit data bus and a program stored in external memory require two cycles for each program word fetch. MCU bus control logic freezes the CPU clocks long enough to do two 8-bit accesses rather than a single 16-bit access, so the CPU sees only 16-bit words of program information. To recover the 16-bit program words externally, latch the data bus state at the falling edge of $E$ when ADDR0 $=0$, and gate the outputs of the latch onto DATA[15:8] when a LAT or ALD cycle occurs. Since the 8-bit data bus is connected to DATA[7:0], the 16-bit word on the data lines corresponds to the ALD or LAT status indication at the E rise after the second 8-bit fetch, which is always to an odd address. IPIPE1 and IPIPE0 status signals indicate 0:0 at the beginning (E fall) and middle (E rise) of the first 8-bit fetch.

Some M68HC12 devices have address lines to support memory expansion beyond the standard 64-Kbyte address space. When memory expansion is used, expanded addresses must also be captured and maintained.

### 8.8.1 Queue Reconstruction Registers (for M68HC12)

Queue reconstruction requires these registers, which can be implemented as software variables when previously captured trace data is used or as hardware latches in real time.

### 8.8.1.1 in_add, in_dat Registers

These registers contain the address and data from the previous external bus cycle. Depending on how records are read and processed from the raw capture information, it may be possible to simply read this information from the raw capture data file when needed.
8.8.1.2 fetch_add, fetch_dat Registers

These registers buffer address and data for information that was fetched before the queue was ready to advance.
8.8.1.3 st1_add, st1_dat Registers

These registers contain address and data for the first stage of the reconstructed instruction queue.
8.8.1.4 st2_add, st2_dat Registers

These registers contain address and data for the final stage of the reconstructed instruction queue. When the IPIPE1 and IPIPE0 signals indicate that an instruction is starting to execute, the address and opcode can be found in these registers.

### 8.8.2 Reconstruction Algorithm (for M68HC12)

This subsection describes in detail how to use IPIPE1 and IPIPE0 signals and queue reconstruction registers to reconstruct the queue. An "is_full" flag is used to indicate when the fetch_add and fetch_dat buffer registers contain information. The use of the flag is explained more fully in subsequent paragraphs.

Typically, the first few cycles of raw capture data are not useful because it takes several cycles before an instruction propagates to the head of the queue. During these first raw cycles, the only meaningful information available are data movement signals. Information on the external address and data buses during this setup time reflects the actions of instructions that were fetched before data collection started.

In the special case of a reset, there is a 5 -cycle sequence (Vfppr) during which the reset vector is fetched and the instruction queue is filled, before execution of the first instruction begins. Due to the timing of the switchover of the IPIPE1 and IPIPE0 pins from their alternate function as mode select inputs, the status information on these two pins may be erroneous during the first cycle or two after the release of reset. This is not a problem because the status is correct in time for queue reconstruction logic to correctly replicate the queue.

Before starting to reconstruct the queue, clear the is_full flag to indicate that there is no meaningful information in the fetch_add and fetch_dat buffers. Further movement of information in the instruction queue is based on the decoded status on the IPIPE1 and IPIPE0 signals at the rising edges of $E$.

### 8.8.2.1 LAT Decoding

On a latch cycle (LAT), check the is_full flag. If and only if is_full $=0$, transfer the address and data from the previous bus cycle (in_add and in_dat) into the fetch_add and fetch_dat registers, respectively. Then, set the is_full flag. The usual reason for a latch request instead of an advance request is that the previous instruction ended with a single aligned byte of program information in the last stage of the instruction queue. Since the odd half of this word still holds the opcode for the next instruction, the queue cannot advance on this cycle. However, the cycle to fetch the next word of program information has already started and the data is on its way.

### 8.8.2.2 ALD Decoding

On an advance-and-load-from-data-bus (ALD) cycle, the information in the instruction queue must advance by one stage. Whatever was in stage 2 of the queue is simply thrown away. The previous contents of stage 1 are moved to stage 2, and the address and data from the previous cycle (in_add and in_dat) are transferred into stage 1 of the instruction queue. Finally, clear the is_full flag to indicate the buffer latch is ready for new data. Usually, there would be no useful information in the fetch buffer when an ALD cycle was encountered, but in the case of a change-of-flow, any data that was there needs to be flushed out (by clearing the is_full flag).

### 8.8.2.3 ALL Decoding

On an advance-and-load-from-latch (ALL) cycle, the information in the instruction queue must advance by one stage. Whatever was in stage 2 of the queue is simply thrown away. The previous contents of stage 1 are moved to stage 2, and the contents of the fetch buffer latch are transferred into stage 1 of the instruction queue. One or more cycles preceding the ALL cycle will have been a LAT cycle. After updating the instruction queue, clear the is_full flag to indicate the fetch buffer is ready for new information.

Figure 8-9 shows the reset sequence and illustrates the relationship between instruction cycle codes (VfPPP) and pipe status signals. One cycle of the data bus is shown to indicate the relationship between the ALD data movement code and the data value it refers to. The SEV execution start code indicates that the reset vector pointed to an even address in this example.


Figure 8-8. Reset Sequence for M68HC12

### 8.9 Instruction Tagging

The instruction queue and cycle-by-cycle CPU activity can be reconstructed in real time or from trace history that was captured by a logic analyzer. However, the reconstructed queue cannot be used to stop the CPU at a specific instruction, because execution has already begun by the time an operation is visible outside the MCU. A separate instruction tagging mechanism is provided for this purpose.

Executing the BDM TAGGO command configures two MCU pins for tagging. The TAGLO signal shares a pin with the $\overline{\text { LSTRB }}$ signal, and the TAGHI signal shares the BKGD pin. Tagging information is latched on the falling edge of ECLK, as shown in Figure 8-9.


Figure 8-9. Tag Input Timing
Table 8-5 shows the functions of the two independent tagging pins. The presence of logic level 0 on either pin at the fall of ECLK tags (marks) the associated byte of program information as it is read into the instruction queue. Tagging is allowed in all modes. Tagging is disabled when BDM becomes active.

Table 8-5. Tag Pin Function

| TAGHI | TAGLO | Tag |
| :---: | :---: | :---: |
| 1 | 1 | No tag |
| 1 | 0 | Low byte |
| 0 | 1 | High byte |
| 0 | 0 | Both bytes |

In HCS12 and M68HC12 derivatives that have hardware breakpoint capability, the breakpoint control logic and BDM control logic use the same internal signals for instruction tagging. The CPU does not differentiate between the two kinds of tags.

The tag follows program information as it advances through the queue. When a tagged instruction reaches the head of the queue, the CPU enters active background debug mode rather than executing the instruction.

## Section 9. Fuzzy Logic Support

### 9.1 Contents

9.2 Introduction ..... 360
9.3 Fuzzy Logic Basics ..... 361
9.3.1 Fuzzification (MEM) ..... 363
9.3.2 Rule Evaluation (REV and REVW) ..... 365
9.3.3 Defuzzification (WAV) ..... 367
9.4 Example Inference Kernel ..... 368
9.5 MEM Instruction Details ..... 370
9.5.1 Membership Function Definitions ..... 370
9.5.2 Abnormal Membership Function Definitions ..... 372
9.5.2.1 Abnormal Membership Function Case 1 ..... 374
9.5.2.2 Abnormal Membership Function Case 2 ..... 375
9.5.2.3 Abnormal Membership Function Case 3 ..... 375
9.6 REV and REVW Instruction Details ..... 376
9.6.1 Unweighted Rule Evaluation (REV) ..... 376
9.6.1.1 Set Up Prior to Executing REV ..... 376
9.6.1.2 Interrupt Details ..... 378
9.6.1.3 Cycle-by-Cycle Details for REV ..... 378
9.6.2 Weighted Rule Evaluation (REVW) ..... 382
9.6.2.1 Set Up Prior to Executing REVW ..... 382
9.6.2.2 Interrupt Details ..... 384
9.6.2.3 Cycle-by-Cycle Details for REVW ..... 384
9.7 WAV Instruction Details ..... 387
9.7.1 Set Up Prior to Executing WAV ..... 388
9.7.2 WAV Interrupt Details ..... 388
9.7.3 Cycle-by-Cycle Details for WAV and wavr ..... 389
9.8 Custom Fuzzy Logic Programming ..... 393
9.8.1 Fuzzification Variations ..... 393
9.8.2 Rule Evaluation Variations ..... 396
9.8.3 Defuzzification Variations ..... 397

### 9.2 Introduction

The instruction set of the central processor unit (CPU12) is the first instruction set to specifically address the needs of fuzzy logic. This section describes the use of fuzzy logic in control systems, discusses the CPU12 fuzzy logic instructions, and provides examples of fuzzy logic programs.

The CPU12 includes four instructions that perform specific fuzzy logic tasks. In addition, several other instructions are especially useful in fuzzy logic programs. The overall C-friendliness of the instruction set also aids development of efficient fuzzy logic programs.

This section explains the basic fuzzy logic algorithm for which the four fuzzy logic instructions are intended. Each of the fuzzy logic instructions are then explained in detail. Finally, other custom fuzzy logic algorithms are discussed, with emphasis on use of other CPU12 instructions.

The four fuzzy logic instructions are:

- MEM (determine grade of membership), which evaluates trapezoidal membership functions
- REV (fuzzy logic rule evaluation) and REVW (fuzzy logic rule evaluation weighted), which perform unweighted or weighted MIN-MAX rule evaluation
- WAV (weighted average), which performs weighted average defuzzification on singleton output membership functions.
Other instructions that are useful for custom fuzzy logic programs include:
- MINA (place smaller of two unsigned 8-bit values in accumulator A)
- EMIND (place smaller of two unsigned 16 -bit values in accumulator D)
- MAXM (place larger of two unsigned 8 -bit values in memory)
- EMAXM (place larger of two unsigned 16 -bit values in memory)
- TBL (table lookup and interpolate)
- ETBL (extended table lookup and interpolate)
- EMACS (extended multiply and accumulate signed 16 -bit by 16-bit to 32-bit)

For higher resolution fuzzy programs, the fast extended precision math instructions in the CPU12 are also beneficial. Flexible indexed addressing modes help simplify access to fuzzy logic data structures stored as lists or tabular data structures in memory.

The actual logic additions required to implement fuzzy logic support in the CPU12 are quite small, so there is no appreciable increase in cost for the typical user. A fuzzy inference kernel for the CPU12 requires one-fifth as much code space and executes almost 50 times faster than a comparable kernel implemented on a typical midrange microcontroller. By incorporating fuzzy logic support into a high-volume, general-purpose microcontroller product family, Motorola has made fuzzy logic available for a huge base of applications.

### 9.3 Fuzzy Logic Basics

This is an overview of basic fuzzy logic concepts. It can serve as a general introduction to the subject, but that is not the main purpose. There are a number of fuzzy logic programming strategies. This discussion concentrates on the methods implemented in the CPU12 fuzzy logic instructions. The primary goal is to provide a background for a detailed explanation of the CPU12 fuzzy logic instructions.

In general, fuzzy logic provides for set definitions that have fuzzy boundaries rather than the crisp boundaries of Aristotelian logic. These sets can overlap so that, for a specific input value, one or more sets associated with linguistic labels may be true to a degree at the same time. As the input varies from the range of one set into the range of an adjacent set, the first set becomes progressively less true while the second set becomes progressively more true.

Fuzzy logic has membership functions which emulate human concepts like "temperature is warm"; that is, conditions are perceived to have gradual boundaries. This concept seems to be a key element of the human ability to solve certain types of complex problems that have eluded traditional control methods.

Fuzzy sets provide a means of using linguistic expressions like "temperature is warm" in rules which can then be evaluated with a high degree of numerical precision and repeatability. This directly contradicts the common misperception that fuzzy logic produces approximate results - a specific set of input conditions always produces the same result, just as a conventional control system does.

A microcontroller-based fuzzy logic control system has two parts:

- A fuzzy inference kernel which is executed periodically to determine system outputs based on current system inputs
- A knowledge base which contains membership functions and rules

Figure 9 -1 is a block diagram of this kind of fuzzy logic system.


Figure 9-1. Block Diagram of a Fuzzy Logic System
The knowledge base can be developed by an application expert without any microcontroller programming experience. Membership functions are simply expressions of the expert's understanding of the linguistic terms that describe the system to be controlled. Rules are ordinary language statements that describe the actions a human expert would take to solve the application problem.

Rules and membership functions can be reduced to relatively simple data structures (the knowledge base) stored in non-volatile memory. A fuzzy inference kernel can be written by a programmer who does not know how the application system works. The only thing the programmer needs to do with knowledge base information is store it in the memory locations used by the kernel.

One execution pass through the fuzzy inference kernel generates system output signals in response to current input conditions. The kernel is executed as often as needed to maintain control. If the kernel is executed more often than needed, processor bandwidth and power are wasted; delaying too long between passes can cause the system to get too far out of control. Choosing a periodic rate for a fuzzy control system is the same as it would be for a conventional control system.

### 9.3.1 Fuzzification (MEM)

During the fuzzification step, the current system input values are compared against stored input membership functions to determine the degree to which each label of each system input is true. This is accomplished by finding the $y$-value for the current input value on a trapezoidal membership function for each label of each system input. The MEM instruction in the CPU12 performs this calculation for one label of one system input. To perform the complete fuzzification task for a system, several MEM instructions must be executed, usually in a program loop structure.

Figure 9-2 shows a system of three input membership functions, one for each label of the system input. The $x$-axis of all three membership functions represents the range of possible values of the system input. The vertical line through all three membership functions represents a specific system input value. The y-axis represents degree of truth and varies from completely false ( $\$ 00$ or 0 percent) to completely true (\$FF or 100 percent). The $y$-value where the vertical line intersects each of the membership functions, is the degree to which the current input value matches the associated label for this system input. For example, the expression "temperature is warm" is 25 percent true ( $\$ 40$ ). The value $\$ 40$ is stored to a random-access memory (RAM) location and is called a fuzzy input (in this case, the fuzzy input for "temperature is warm"). There is a RAM location for each fuzzy input (for each label of each system input).


Figure 9-2. Fuzzification Using Membership Functions

When the fuzzification step begins, the current value of the system input is in an accumulator of the CPU12, one index register points to the first membership function definition in the knowledge base, and a second index register points to the first fuzzy input in RAM. As each fuzzy input is calculated by executing a MEM instruction, the result is stored to the fuzzy input and both pointers are updated automatically to point to the locations associated with the next fuzzy input. The MEM instruction takes care of everything except counting the number of labels per system input and loading the current value of any subsequent system inputs.

The end result of the fuzzification step is a table of fuzzy inputs representing current system conditions.

### 9.3.2 Rule Evaluation (REV and REVW)

Rule evaluation is the central element of a fuzzy logic inference program. This step processes a list of rules from the knowledge base using current fuzzy input values from RAM to produce a list of fuzzy outputs in RAM. These fuzzy outputs can be thought of as raw suggestions for what the system output should be in response to the current input conditions. Before the results can be applied, the fuzzy outputs must be further processed, or defuzzified, to produce a single output value that represents the combined effect of all of the fuzzy outputs.

The CPU12 offers two variations of rule evaluation instructions. The REV instruction provides for unweighted rules (all rules are considered to be equally important). The REVW instruction is similar but allows each rule to have a separate weighting factor which is stored in a separate parallel data structure in the knowledge base. In addition to the weights, the two rule evaluation instructions also differ in the way rules are encoded into the knowledge base.

An understanding of the structure and syntax of rules is needed to understand how a microcontroller performs the rule evaluation task. An example of a typical rule is:

If temperature is warm and pressure is high, then heat is (should be) off.

At first glance, it seems that encoding this rule in a compact form understandable to the microcontroller would be difficult, but it is actually simple to reduce the rule to a small list of memory pointers. The antecedent portion of the rule is a statement of input conditions and the consequent portion of the rule is a statement of output actions.

The antecedent portion of a rule is made up of one or more (in this case two) antecedents connected by a fuzzy and operator. Each antecedent expression consists of the name of a system input, followed by is, followed by a label name. The label must be defined by a membership function in the knowledge base. Each antecedent expression corresponds to one of the fuzzy inputs in RAM. Since and is the only operator allowed to connect antecedent expressions, there is no need to include these in the encoded rule. The antecedents can be encoded as a simple list of pointers to (or addresses of) the fuzzy inputs to which they refer.

The consequent portion of a rule is made up of one or more (in this case one) consequents. Each consequent expression consists of the name of a system output, followed by is, followed by a label name. Each consequent expression corresponds to a specific fuzzy output in RAM. Consequents for a rule can be encoded as a simple list of pointers to (or addresses of) the fuzzy outputs to which they refer.

The complete rules are stored in the knowledge base as a list of pointers or addresses of fuzzy inputs and fuzzy outputs. For the rule evaluation logic to work, there must be some means of knowing which pointers refer to fuzzy inputs and which refer to fuzzy outputs. There also must be a way to know when the last rule in the system has been reached.

- One method of organization is to have a fixed number of rules with a specific number of antecedents and consequents.
- A second method, employed in Motorola Freeware M68HC11 kernels, is to mark the end of the rule list with a reserved value, and use a bit in the pointers to distinguish antecedents from consequents.
- A third method of organization, used in the CPU12, is to mark the end of the rule list with a reserved value, and separate antecedents and consequents with another reserved value. This permits any number of rules, and allows each rule to have any number of antecedents and consequents, subject to the limits imposed by availability of system memory.

Each rule is evaluated sequentially, but the rules as a group are treated as if they were all evaluated simultaneously. Two mathematical operations take place during rule evaluation. The fuzzy and operator corresponds to the mathematical minimum operation and the fuzzy or operation corresponds to the mathematical maximum operation. The fuzzy and is used to connect antecedents within a rule. The fuzzy or is implied between successive rules. Before evaluating any rules, all fuzzy outputs are set to zero (meaning not true at all). As each rule is evaluated, the smallest (minimum) antecedent is taken to be the overall truth of the rule. This rule truth value is applied to each consequent of the rule (by storing this value to the corresponding fuzzy output) unless the fuzzy output is already larger (maximum). If two rules affect the same fuzzy output, the rule that is most true governs the value in the fuzzy output because the rules are connected by an implied fuzzy or.

In the case of rule weighting, the truth value for a rule is determined as usual by finding the smallest rule antecedent. Before applying this truth value to the consequents for the rule, the value is multiplied by a fraction from zero (rule disabled) to one (rule fully enabled). The resulting modified truth value is then applied to the fuzzy outputs.

The end result of the rule evaluation step is a table of suggested or "raw" fuzzy outputs in RAM. These values were obtained by plugging current conditions (fuzzy input values) into the system rules in the knowledge base. The raw results cannot be supplied directly to the system outputs because they may be ambiguous. For instance, one raw output can indicate that the system output should be medium with a degree of truth of 50 percent while, at the same time, another indicates that the system output should be low with a degree of truth of 25 percent. The defuzzification step resolves these ambiguities.

### 9.3.3 Defuzzification (WAV)

The final step in the fuzzy logic program combines the raw fuzzy outputs into a composite system output. Unlike the trapezoidal shapes used for inputs, the CPU12 typically uses singletons for output membership functions. As with the inputs, the x -axis represents the range of possible values for a system output. Singleton membership functions consist of the $x$-axis position for a label of the system output. Fuzzy outputs correspond to the $y$-axis height of the corresponding output membership function.

The WAV instruction calculates the numerator and denominator sums for weighted average of the fuzzy outputs according to the formula:

$$
\text { System Output }=\frac{\sum_{i=1}^{n} S_{i} F_{i}}{\sum_{i=1}^{n} F_{i}}
$$

Where n is the number of labels of a system output, $\mathrm{S}_{\mathrm{i}}$ are the singleton positions from the knowledge base, and $F_{i}$ are fuzzy outputs from RAM. For a common fuzzy logic program on the CPU12, $n$ is eight or less (though this instruction can handle any value to 255) and $\mathrm{S}_{\mathrm{i}}$ and $\mathrm{F}_{\mathrm{i}}$ are 8 -bit values. The final divide is performed with a separate EDIV instruction placed immediately after the WAV instruction.

Before executing WAV, an accumulator must be loaded with the number of iterations ( n ), one index register must be pointed at the list of singleton positions in the knowledge base, and a second index register must be pointed at the list of fuzzy outputs in RAM. If the system has more than one system output, the WAV instruction is executed once for each system output.

### 9.4 Example Inference Kernel

Figure 9-3 is a complete fuzzy inference kernel written in CPU12 assembly language. Numbers in square brackets are cycle counts for an HCS12 device. The kernel uses two system inputs with seven labels each and one system output with seven labels. The program assembles to 57 bytes. It executes in about $20 \mu \mathrm{~s}$ at an $25-\mathrm{MHz}$ bus rate. The basic structure can easily be extended to a general-purpose system with a larger number of inputs and outputs.

| 01 | [2] | FUZZIFY | LDX | \#INPUT MFS | ; Point at MF definitions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 02 | [2] |  | LDY | \#FUZ_INTS | ; Point at fuzzy input table |
| 03 | [3] |  | LDAA | CURRENT_INS | ;Get first input value |
| 04 | [1] |  | LDAB | \#7 | ; 7 labels per input |
| 05 | [5] | GRAD_LOOP | MEM |  | ; Evaluate one MF |
| 06 | [3] |  | DBNE | B, GRAD LOOP | ;For 7 labels of 1 input |
| 07 | [3] |  | LDAA | CURRENT_INS+1 | ; Get second input value |
| 08 | [1] |  | LDAB | \#7 | ; 7 labels per input |
| 09 | [5] | GRAD_LOOP1 | MEM |  | ; Evaluate one MF |
| 10 | [3] |  | DBNE | B, GRAD_LOOP1 | ;For 7 labels of 1 input |
| 11 | [1] |  | LDAB | \#7 | ;Loop count |
| 12 | [2] | RULE_EVAL | CLR | 1, Y+ | ; Clr a fuzzy out \& inc ptr |
| 13 | [3] |  | DBNE | b, RULE_EVAL | ; Loop to clr all fuzzy outs |
| 14 | [2] |  | LDX | \#RULE_START | ; Point at first rule element |
| 15 | [2] |  | LDY | \#FUZ_INS | ; Point at fuzzy ins and outs |
| 16 | [1] |  | LDAA | \# \$FF | ; Init A (and clears V-bit) |
| 17 | [3n+4] |  | REV |  | ; Process rule list |
| 18 | [2] | DEFUZ | LDY | \#FUZ_OUT | ; Point at fuzzy outputs |
| 19 | [2] |  | LDX | \#SGLTN_POS | ; Point at singleton positions |
| 20 | [1] |  | LDAB | \#7 | ; 7 fuzzy outs per COG output |
| 21 | [7b+4] |  | WAV |  | ; Calculate sums for wtd av |
| 22 | [11] |  | EDIV |  | ;Final divide for wtd av |
| 23 | [1] |  | TFR | Y, D | ; Move result to A:B |
| 24 | [3] |  | STAB | COG_OUT | ;Store system output |
|  | ***** | End |  |  |  |

Figure 9-3. Fuzzy Inference Engine

Lines 1 to 3 set up pointers and load the system input value into the $A$ accumulator.

Line 4 sets the loop count for the loop in lines 5 and 6.
Lines 5 and 6 make up the fuzzification loop for seven labels of one system input. The MEM instruction finds the $y$-value on a trapezoidal membership function for the current input value, for one label of the current input, and then stores the result to the corresponding fuzzy input. Pointers in X and Y are automatically updated by four and one so they point at the next membership function and fuzzy input respectively.

Line 7 loads the current value of the next system input. Pointers in X and Y already point to the right places as a result of the automatic update function of the MEM instruction in line 5.

Line 8 reloads a loop count.
Lines 9 and 10 form a loop to fuzzify the seven labels of the second system input. When the program drops to line 11, the $Y$ index register is pointing at the next location after the last fuzzy input, which is the first fuzzy output in this system.

Line 11 sets the loop count to clear seven fuzzy outputs.
Lines 12 and 13 form a loop to clear all fuzzy outputs before rule evaluation starts.

Line 14 initializes the X index register to point at the first element in the rule list for the REV instruction.

Line 15 initializes the Y index register to point at the fuzzy inputs and outputs in the system. The rule list (for REV) consists of 8 -bit offsets from this base address to particular fuzzy inputs or fuzzy outputs. The special value $\$ F E$ is interpreted by REV as a marker between rule antecedents and consequents.

Line 16 initializes the A accumulator to the highest 8-bit value in preparation for finding the smallest fuzzy input referenced by a rule antecedent. The LDAA \#\$FF instruction also clears the V-bit in the CPU12's condition code register so the REV instruction knows it is processing antecedents. During rule list processing, the V bit is toggled each time an \$FE is detected in the list. The V bit indicates whether REV is processing antecedents or consequents.

Line 17 is the REV instruction, a self-contained loop to process successive elements in the rule list until an \$FF character is found. For a system of 17 rules with two antecedents and one consequent each, the REV instruction takes 259 cycles, but it is interruptible so it does not cause a long interrupt latency.

Lines 18 through 20 set up pointers and an iteration count for the WAV instruction.

Line 21 is the beginning of defuzzification. The WAV instruction calculates a sum-of-products and a sum-of-weights.

Line 22 completes defuzzification. The EDIV instruction performs a 32 -bit by 16 -bit divide on the intermediate results from WAV to get the weighted average.

Line 23 moves the EDIV result into the double accumulator.
Line 24 stores the low 8 -bits of the defuzzification result.
This example inference program shows how easy it is to incorporate fuzzy logic into general applications using the CPU12. Code space and execution time are no longer serious factors in the decision to use fuzzy logic. The next section begins a much more detailed look at the fuzzy logic instructions of the CPU12.

### 9.5 MEM Instruction Details

This section provides a more detailed explanation of the membership function evaluation instruction (MEM), including details about abnormal special cases for improperly defined membership functions.

### 9.5.1 Membership Function Definitions

Figure 9-4 shows how a normal membership function is specified in the CPU12. Typically, a software tool is used to input membership functions graphically, and the tool generates data structures for the target processor and software kernel. Alternatively, points and slopes for the membership functions can be determined and stored in memory with define-constant assembler directives.


Figure 9-4. Defining a Normal Membership Function

An internal CPU algorithm calculates the y -value where the current input intersects a membership function. This algorithm assumes the membership function obeys some common-sense rules. If the membership function definition is improper, the results may be unusual. See 9.5.2 Abnormal Membership Function Definitions for a discussion of these cases.

These rules apply to normal membership functions.

- $\$ 00 \leq$ point $1<\$ F F$
- $\$ 00<$ point $2 \leq \$ F F$
- point1 < point2
- The sloping sides of the trapezoid meet at or above \$FF.

Each system input such as temperature has several labels such as cold, cool, normal, warm, and hot. Each label of each system input must have a membership function to describe its meaning in an unambiguous numerical way. Typically, there are three to seven labels per system input, but there is no practical restriction on this number as far as the fuzzification step is concerned.

### 9.5.2 Abnormal Membership Function Definitions

In the CPU12, it is possible (and proper) to define "crisp" membership functions. A crisp membership function has one or both sides vertical (infinite slope). Since the slope value $\$ 00$ is not used otherwise, it is assigned to mean infinite slope to the MEM instruction in the CPU12.

Although a good fuzzy development tool will not allow the user to specify an improper membership function, it is possible to have program errors or memory errors which result in erroneous abnormal membership functions. Although these abnormal shapes do not correspond to any working systems, understanding how the CPU12 treats these cases can be helpful for debugging.

A close examination of the MEM instruction algorithm will show how such membership functions are evaluated. Figure 9-5 is a complete flow diagram for the execution of a MEM instruction. Each rectangular box represents one CPU bus cycle. The number in the upper left corner corresponds to the cycle number and the letter corresponds to the cycle type (refer to Section 6. Instruction Glossary for details). The upper portion of the box includes information about bus activity during this cycle (if any). The lower portion of the box, which is separated by a dashed line, includes information about internal CPU processes. It is common for several internal functions to take place during a single CPU cycle (for example, in cycle 2, two 8-bit subtractions take place and a flag is set based on the results).

Consider 4a: If (((Slope_2 = 0 ) or (Grade_2 > \$FF)) and (flag_d12n = 0)).
The flag_d12n is zero as long as the input value (in accumulator $A$ ) is within the trapezoid. Everywhere outside the trapezoid, one or the other delta term will be negative, and the flag will equal one. Slope_2 equals zero indicates the right side of the trapezoid has infinite slope, so the resulting grade should be \$FF everywhere in the trapezoid, including at point_2, as far as this side is concerned. The term grade_2 greater than \$FF means the value is far enough into the trapezoid that the right sloping side of the trapezoid has crossed above the \$FF cutoff level and the resulting grade should be $\$$ FF as far as the right sloping side is concerned. 4a decides if the value is left of the right sloping side (Grade $=\$ F F$ ), or on the sloping portion of the right side of the trapezoid (Grade = Grade_2). 4b could still override this tentative value in grade.


Figure 9-5. MEM Instruction Flow Diagram

In 4b, slope_1 is zero if the left side of the trapezoid has infinite slope (vertical). If so, the result (grade) should be \$FF at and to the right of point_1 everywhere within the trapezoid as far as the left side is concerned. The grade_1 greater than \$FF term corresponds to the input being to the right of where the left sloping side passes the \$FF cutoff level. If either of these conditions is true, the result (grade) is left at the value it got from 4a. The "else" condition in 4b corresponds to the input falling on the sloping portion of the left side of the trapezoid (or possibly outside the trapezoid), so the result is grade equal grade_1. If the input was outside the trapezoid, flag_d12n would be one and grade_1 and
grade_2 would have been forced to $\$ 00$ in cycle 3 . The else condition of 4 b would set the result to $\$ 00$.

The special cases shown here represent abnormal membership function definitions. The explanations describe how the specific algorithm in the CPU12 resolves these unusual cases. The results are not all intuitively obvious, but rather fall out from the specific algorithm. Remember, these cases should not occur in a normal system.

### 9.5.2.1 Abnormal Membership Function Case 1

This membership function is abnormal because the sloping sides cross below the \$FF cutoff level. The flag_d12n signal forces the membership function to evaluate to $\$ 00$ everywhere except from point_1 to point_2. Within this interval, the tentative values for grade_1 and grade_2 calculated in cycle 3 fall on the crossed sloping sides. In step 4a, grade gets set to the grade_2 value, but in 4 b this is overridden by the grade_1 value, which ends up as the result of the MEM instruction. One way to say this is that the result follows the left sloping side until the input passes point_2, where the result goes to $\$ 00$.

MEMORY DEFINITION: \$60, \$80, \$04, \$04; point_1, point_2, slope_1, slope_2

GRAPHICAL REPRESENTATION


HOW INTERPRETED


Figure 9-6. Abnormal Membership Function Case 1

If point_1 was to the right of point_2, flag_d12n would force the result to be $\$ 00$ for all input values. In fact, flag_d12n always limits the region of interest to the space greater than or equal to point_1 and less than or equal to point_2.

### 9.5.2.2 Abnormal Membership Function Case 2

Like the previous example, the membership function in case 2 is abnormal because the sloping sides cross below the \$FF cutoff level, but the left sloping side reaches the \$FF cutoff level before the input gets to point_2. In this case, the result follows the left sloping side until it reaches the \$FF cutoff level. At this point, the (grade_1 > \$FF) term of 4b kicks in, making the expression true so grade equals grade (no overwrite). The result from here to point_2 becomes controlled by the "else" part of 4a (grade = grade_2), and the result follows the right sloping side.

MEMORY DEFINITION: \$60, \$C0, \$04, \$04; point_1, point_2, slope_1, slope_2

GRAPHICAL REPRESENTATION


HOW INTERPRETED


Figure 9-7. Abnormal Membership Function Case 2
9.5.2.3 Abnormal Membership Function Case 3

The membership function in case 3 is abnormal because the sloping sides cross below the \$FF cutoff level, and the left sloping side has infinite slope. In this case, 4 a is not true, so grade equals grade_2. 4 b is true because slope_1 is zero, so 4b does not overwrite grade.

MEMORY DEFINITION: $\$ 60, \$ 80, \$ 00, \$ 04 ;$ point_1, point_2, slope_1, slope_2

GRAPHICAL REPRESENTATION


HOW INTERPRETED


Figure 9-8. Abnormal Membership Function Case 3

### 9.6 REV and REVW Instruction Details

This section provides a more detailed explanation of the rule evaluation instructions (REV and REVW). The data structures used to specify rules are somewhat different for the weighted versus unweighted versions of the instruction. One uses 8 -bit offsets in the encoded rules, while the other uses full 16-bit addresses. This affects the size of the rule data structure and execution time.

### 9.6.1 Unweighted Rule Evaluation (REV)

This instruction implements basic min-max rule evaluation. CPU registers are used for pointers and intermediate calculation results.

Since the REV instruction is essentially a list-processing instruction, execution time is dependent on the number of elements in the rule list. The REV instruction is interruptible (typically within three bus cycles), so it does not adversely affect worst case interrupt latency. Since all intermediate results and instruction status are held in stacked CPU registers, the interrupt service code can even include independent REV and REVW instructions.

### 9.6.1.1 Set Up Prior to Executing REV

Some CPU registers and memory locations need to be set up prior to executing the REV instruction. X and Y index registers are used as index pointers to the rule list and the fuzzy inputs and outputs. The A accumulator is used for intermediate calculation results and needs to be set to $\$ F F$ initially. The V condition code bit is used as an instruction status indicator to show whether antecedents or consequents are being processed. Initially, the V bit is cleared to zero to indicate antecedents are being processed. The fuzzy outputs (working RAM locations) need to be cleared to $\$ 00$. If these values are not initialized before executing the REV instruction, results will be erroneous.

The X index register is set to the address of the first element in the rule list (in the knowledge base). The REV instruction automatically updates this pointer so that the instruction can resume correctly if it is interrupted. After the REV instruction finishes, X will point at the next address past the \$FF separator character that marks the end of the rule list.

The Y index register is set to the base address for the fuzzy inputs and outputs (in working RAM). Each rule antecedent is an unsigned 8-bit offset from this base address to the referenced fuzzy input. Each rule consequent is an unsigned 8 -bit offset from this base address to the referenced fuzzy output. The Y index register remains constant throughout execution of the REV instruction.

The 8-bit A accumulator is used to hold intermediate calculation results during execution of the REV instruction. During antecedent processing, A starts out at \$FF and is replaced by any smaller fuzzy input that is referenced by a rule antecedent (MIN). During consequent processing, A holds the truth value for the rule. This truth value is stored to any fuzzy output that is referenced by a rule consequent, unless that fuzzy output is already larger (MAX).

Before starting to execute REV, A must be set to \$FF (the largest 8-bit value) because rule evaluation always starts with processing of the antecedents of the first rule. For subsequent rules in the list, $A$ is automatically set to $\$ F F$ when the instruction detects the $\$ F E$ marker character between the last consequent of the previous rule and the first antecedent of a new rule.

The instruction LDAA \#\$FF clears the V bit at the same time it initializes A to $\$ F F$. This satisfies the REV setup requirement to clear the V bit as well as the requirement to initialize A to $\$ F F$. Once the REV instruction starts, the value in the V bit is automatically maintained as $\$$ FE separator characters are detected.

The final requirement to clear all fuzzy outputs to $\$ 00$ is part of the MAX algorithm. Each time a rule consequent references a fuzzy output, that fuzzy output is compared to the truth value for the current rule. If the current truth value is larger, it is written over the previous value in the fuzzy output. After all rules have been evaluated, the fuzzy output contains the truth value for the most-true rule that referenced that fuzzy output.

After REV finishes, A will hold the truth value for the last rule in the rule list. The V condition code bit should be one because the last element before the $\$ F F$ end marker should have been a rule consequent. If V is zero after executing REV, it indicates the rule list was structured incorrectly.

### 9.6.1.2 Interrupt Details

The REV instruction includes a 3-cycle processing loop for each byte in the rule list (including antecedents, consequents, and special separator characters). Within this loop, a check is performed to see if any qualified interrupt request is pending. If an interrupt is detected, the current CPU registers are stacked and the interrupt is honored. When the interrupt service routine finishes, an RTI instruction causes the CPU to recover its previous context from the stack, and the REV instruction is resumed as if it had not been interrupted.

The stacked value of the program counter (PC), in case of an interrupted REV instruction, points to the REV instruction rather than the instruction that follows. This causes the CPU to try to execute a new REV instruction upon return from the interrupt. Since the CPU registers (including the V bit in the condition codes register) indicate the current status of the interrupted REV instruction, this effectively causes the rule evaluation operation to resume from where it left off.

### 9.6.1.3 Cycle-by-Cycle Details for REV

The central element of the REV instruction is a 3-cycle loop that is executed once for each byte in the rule list. There is a small amount of housekeeping activity to get this loop started as REV begins and a small sequence to end the instruction. If an interrupt comes, there is a special small sequence to save CPU status on the stack before honoring the requested interrupt.

Figure 9-9 is a REV instruction flow diagram. Each rectangular box represents one CPU clock cycle. Decision blocks and connecting arrows are considered to take no time at all. The letters in the small rectangles in the upper left corner of each bold box correspond to execution cycle codes (refer to Section 6. Instruction Glossary for details). Lower case letters indicate a cycle where 8-bit or no data is transferred. Upper case letters indicate cycles where 16-bit or no data is transferred.

When a value is read from memory, it cannot be used by the CPU until the second cycle after the read takes place. This is due to access and propagation delays.


Figure 9-9. REV Instruction Flow Diagram

Since there is more than one flow path through the REV instruction, cycle numbers have a decimal place. This decimal place indicates which of several possible paths is being used. The CPU normally moves forward by one digit at a time within the same flow (flow number is indicated after the decimal point in the cycle number). There are two exceptions possible to this orderly sequence through an instruction. The first is a branch back to an earlier cycle number to form a loop as in 6.0 to 4.0. The second type of sequence change is from one flow to a parallel flow within the same instruction such as 4.0 to 5.2 , which occurs if the REV instruction senses an interrupt. In this second type of sequence branch, the whole number advances by one and the flow number changes to a new value (the digit after the decimal point).

In cycle 1.0, the CPU12 does an optional program word access to replace the $\$ 18$ prebyte of the REV instruction. Notice that cycle 7.0 is also an O type cycle. One or the other of these will be a program word fetch, while the other will be a free cycle where the CPU does not access the bus. Although the $\$ 18$ page prebyte is a required part of the REV instruction, it is treated by the CPU12 as a somewhat separate single cycle instruction.

Rule evaluation begins at cycle 2.0 with a byte read of the first element in the rule list. Usually this would be the first antecedent of the first rule, but the REV instruction can be interrupted, so this could be a read of any byte in the rule list. The X index register is incremented so it points to the next element in the rule list. Cycle 3.0 is needed to satisfy the required delay between a read and when data is valid to the CPU. Some internal CPU housekeeping activity takes place during this cycle, but there is no bus activity. By cycle 4.0, the rule element that was read in cycle 2.0 is available to the CPU.

Cycle 4.0 is the first cycle of the main three cycle rule evaluation loop. Depending upon whether rule antecedents or consequents are being processed, the loop will consist of cycles 4.0,5.0, 6.0, or the sequence 4.0, 5.0, 6.1. This loop is executed once for every byte in the rule list, including the $\$ F E$ separators and the $\$$ FF end-of-rules marker.

At each cycle 4.0, a fuzzy input or fuzzy output is read, except during the loop passes associated with the $\$$ FE and $\$$ FF marker bytes, where no bus access takes place during cycle 4.0. The read access uses the $Y$ index register as the base address and the previously read rule byte $\left(\mathrm{R}_{\mathrm{x}}\right)$ as an unsigned offset from Y . The fuzzy input or output value read here
will be used during the next cycle 6.0 or 6.1. Besides being used as the offset from $Y$ for this read, the previously read $R_{x}$ is checked to see if it is a separator character (\$FE). If $R_{x}$ was $\$ F E$ and the $V$ bit was one, this indicates a switch from processing consequents of one rule to starting to process antecedents of the next rule. At this transition, the A accumulator is initialized to \$FF to prepare for the min operation to find the smallest fuzzy input. Also, if Rx is $\$ \mathrm{FE}$, the V bit is toggled to indicate the change from antecedents to consequents, or consequents to antecedents.

During cycle 5.0, a new rule byte is read unless this is the last loop pass, and $R_{x}$ is $\$ F F$ (marking the end of the rule list). This new rule byte will not be used until cycle 4.0 of the next pass through the loop.

Between cycle 5.0 and 6 .x, the V -bit is used to decide which of two paths to take. If V is zero, antecedents are being processed and the CPU progresses to cycle 6.0. If $V$ is one, consequents are being processed and the CPU goes to cycle 6.1.

During cycle 6.0, the current value in the A accumulator is compared to the fuzzy input that was read in the previous cycle 4.0, and the lower value is placed in the $A$ accumulator (min operation). If $R x$ is $\$ F E$, this is the transition between rule antecedents and rule consequents, and this min operation is skipped (although the cycle is still used). No bus access takes place during cycle 6.0 but cycle $6 . x$ is considered an $x$ type cycle because it could be a byte write (cycle 6.1) or a free cycle (cycle 6.0 or 6.1 with $\mathrm{Rx}=\$ \mathrm{FE}$ or $\$ \mathrm{FF}$ ).

If an interrupt arrives while the REV instruction is executing, REV can break between cycles 4.0 and 5.0 in an orderly fashion so that the rule evaluation operation can resume after the interrupt has been serviced. Cycles 5.2 and 6.2 are needed to adjust the PC and X index register so the REV operation can recover after the interrupt. PC is adjusted backward in cycle 5.2 so it points to the currently running REV instruction. After the interrupt, rule evaluation will resume, but the values that were stored on the stack for index registers, accumulator A, and CCR will cause the operation to pick up where it left off. In cycle 6.2, the X index register is adjusted backward by one because the last rule byte needs to be re-fetched when the REV instruction resumes.

After cycle 6.2, the REV instruction is finished, and execution would continue to the normal interrupt processing flow.

### 9.6.2 Weighted Rule Evaluation (REVW)

This instruction implements a weighted variation of min-max rule evaluation. The weighting factors are stored in a table with one 8-bit entry per rule. The weight is used to multiply the truth value of the rule (minimum of all antecedents) by a value from zero to one to get the weighted result. This weighted result is then applied to the consequents, just as it would be for unweighted rule evaluation.

Since the REVW instruction is essentially a list-processing instruction, execution time is dependent on the number of rules and the number of elements in the rule list. The REVW instruction is interruptible (typically within three to five bus cycles), so it does not adversely affect worst case interrupt latency. Since all intermediate results and instruction status are held in stacked CPU registers, the interrupt service code can even include independent REV and REVW instructions.

The rule structure is different for REVW than for REV. For REVW, the rule list is made up of 16 -bit elements rather than 8 -bit elements. Each antecedent is represented by the full 16-bit address of the corresponding fuzzy input. Each rule consequent is represented by the full address of the corresponding fuzzy output.

The markers separating antecedents from consequents are the reserved 16-bit value \$FFFE, and the end of the last rule is marked by the reserved 16 -bit value \$FFFF. Since \$FFFE and \$FFFF correspond to the addresses of the reset vector, there would never be a fuzzy input or output at either of these locations.

### 9.6.2.1 Set Up Prior to Executing REVW

Some CPU registers and memory locations need to be set up prior to executing the REVW instruction. X and Y index registers are used as index pointers to the rule list and the list of rule weights. The $A$ accumulator is used for intermediate calculation results and needs to be set to \$FF initially. The V condition code bit is used as an instruction status indicator that shows whether antecedents or consequents are being processed. Initially the V bit is cleared to zero to indicate antecedents are being processed. The C condition code bit is used to indicate whether rule weights are to be used (1) or not (0). The fuzzy outputs (working RAM locations) need to be cleared to $\$ 00$. If these values are not initialized before executing the REVW instruction, results will be erroneous.

The X index register is set to the address of the first element in the rule list (in the knowledge base). The REVW instruction automatically updates this pointer so that the instruction can resume correctly if it is interrupted. After the REVW instruction finishes, $X$ will point at the next address past the \$FFFF separator word that marks the end of the rule list.

The Y index register is set to the starting address of the list of rule weights. Each rule weight is an 8-bit value. The weighted result is the truncated upper eight bits of the 16-bit result, which is derived by multiplying the minimum rule antecedent value (\$00-\$FF) by the weight plus one (\$001-\$100). This method of weighting rules allows an 8-bit weighting factor to represent a value between zero and one inclusive.

The 8-bit A accumulator is used to hold intermediate calculation results during execution of the REVW instruction. During antecedent processing, A starts out at \$FF and is replaced by any smaller fuzzy input that is referenced by a rule antecedent. If rule weights are enabled by the C condition code bit equal one, the rule truth value is multiplied by the rule weight just before consequent processing starts. During consequent processing, A holds the truth value (possibly weighted) for the rule. This truth value is stored to any fuzzy output that is referenced by a rule consequent, unless that fuzzy output is already larger (MAX).

Before starting to execute REVW, A must be set to \$FF (the largest 8-bit value) because rule evaluation always starts with processing of the antecedents of the first rule. For subsequent rules in the list, $A$ is automatically set to \$FF when the instruction detects the \$FFFE marker word between the last consequent of the previous rule, and the first antecedent of a new rule.

Both the C and V condition code bits must be set up prior to starting a REVW instruction. Once the REVW instruction starts, the $C$ bit remains constant and the value in the V bit is automatically maintained as \$FFFE separator words are detected.

The final requirement to clear all fuzzy outputs to $\$ 00$ is part of the MAX algorithm. Each time a rule consequent references a fuzzy output, that fuzzy output is compared to the truth value (weighted) for the current rule. If the current truth value is larger, it is written over the previous value in the fuzzy output. After all rules have been evaluated, the fuzzy output contains the truth value for the most-true rule that referenced that fuzzy output.

After REVW finishes, A will hold the truth value (weighted) for the last rule in the rule list. The V condition code bit should be one because the last element before the \$FFFF end marker should have been a rule consequent. If V is zero after executing REVW, it indicates the rule list was structured incorrectly.

### 9.6.2.2 Interrupt Details

The REVW instruction includes a 3-cycle processing loop for each word in the rule list (this loop expands to five cycles between antecedents and consequents to allow time for the multiplication with the rule weight). Within this loop, a check is performed to see if any qualified interrupt request is pending. If an interrupt is detected, the current CPU registers are stacked and the interrupt is honored. When the interrupt service routine finishes, an RTI instruction causes the CPU to recover its previous context from the stack, and the REVW instruction is resumed as if it had not been interrupted.

The stacked value of the program counter (PC), in case of an interrupted REVW instruction, points to the REVW instruction rather than the instruction that follows. This causes the CPU to try to execute a new REVW instruction upon return from the interrupt. Since the CPU registers (including the C bit and V bit in the condition codes register) indicate the current status of the interrupted REVW instruction, this effectively causes the rule evaluation operation to resume from where it left off.

### 9.6.2.3 Cycle-by-Cycle Details for REVW

The central element of the REVW instruction is a 3-cycle loop that is executed once for each word in the rule list. For the special case pass (where the \$FFFE separator word is read between the rule antecedents and the rule consequents, and weights are enabled by the C bit equal one), this loop takes five cycles. There is a small amount of housekeeping activity to get this loop started as REVW begins and a small sequence to end the instruction. If an interrupt comes, there is a special small sequence to save CPU status on the stack before the interrupt is serviced.

Figure $9-10$ is a detailed flow diagram for the REVW instruction. Each rectangular box represents one CPU clock cycle. Decision blocks and connecting arrows are considered to take no time at all. The letters in the small rectangles in the upper left corner of each bold box correspond to the execution cycle codes (refer to Section 6. Instruction Glossary for details). Lower case letters indicate a cycle where 8 -bit or no data is transferred. Upper case letters indicate cycles where 16-bit data could be transferred.

In cycle 2.0, the first element of the rule list (a 16-bit address) is read from memory. Due to propagation delays, this value cannot be used for calculations until two cycles later (cycle 4.0). The X index register, which is used to access information from the rule list, is incremented by two to point at the next element of the rule list.

The operations performed in cycle 4.0 depend on the value of the word read from the rule list. \$FFFE is a special token that indicates a transition from antecedents to consequents or from consequents to antecedents of a new rule. The $V$ bit can be used to decide which transition is taking place, and $V$ is toggled each time the \$FFFE token is detected. If V was zero, a change from antecedents to consequents is taking place, and it is time to apply weighting (provided it is enabled by the C bit equal one). The address in TMP2 (derived from Y ) is used to read the weight byte from memory. In this case, there is no bus access in cycle 5.0, but the index into the rule list is updated to point to the next rule element.

The old value of $X\left(X_{0}\right)$ is temporarily held on internal nodes, so it can be used to access a rule word in cycle 7.2. The read of the rule word is timed to start two cycles before it will be used in cycle 4.0 of the next loop pass. The actual multiply takes place in cycles 6.2 through 8.2. The 8 -bit weight from memory is incremented (possibly overflowing to $\$ 100$ ) before the multiply, and the upper eight bits of the 16-bit internal result is used as the weighted result. By using weight+1, the result can range from 0.0 times A to 1.0 times A. After 8.2, flow continues to the next loop pass at cycle 4.0.


Figure 9-10. REVW Instruction Flow Diagram

At cycle 4.0 , if $R_{x}$ is $\$ F F F E$ and $V$ was one, a change from consequents to antecedents of a new rule is taking place, so accumulator A must be reinitialized to $\$ F F$. During processing of rule antecedents, A is updated with the smaller of $A$, or the current fuzzy input (cycle 6.0). Cycle 5.0 is usually used to read the next rule word and update the pointer in X. This read is skipped if the current $R_{x}$ is $\$ F F F F$ (end of rules mark). If this is a weight multiply pass, the read is delayed until cycle 7.2. During processing of consequents, cycle 6.1 is used to optionally update a fuzzy output if the value in accumulator $A$ is larger.

After all rules have been processed, cycle 7.0 is used to update the PC to point at the next instruction. If weights were enabled, Y is updated to point at the location that immediately follows the last rule weight.

### 9.7 WAV Instruction Details

The WAV instruction performs weighted average calculations used in defuzzification. The pseudo-instruction wavr is used to resume an interrupted weighted average operation. WAV calculates the numerator and denominator sums using:

$$
\text { System Output }=\frac{\sum_{i=1}^{n} S_{i} F_{i}}{\sum_{i=1}^{n} F_{i}}
$$

Where n is the number of labels of a system output, $\mathrm{S}_{\mathrm{i}}$ are the singleton positions from the knowledge base, and $\mathrm{F}_{\mathrm{i}}$ are fuzzy outputs from RAM. $\mathrm{S}_{\mathrm{i}}$ and $\mathrm{F}_{\mathrm{i}}$ are 8 -bit values. The 8 -bit B accumulator holds the iteration count n . Internal temporary registers hold intermediate sums, 24 bits for the numerator and 16 bits for the denominator. This makes this instruction suitable for $n$ values up to 255 although eight is a more typical value. The final long division is performed with a separate EDIV instruction immediately after the WAV instruction. The WAV instruction returns the numerator and denominator sums in the correct registers for the EDIV. (EDIV performs the unsigned division $\mathrm{Y}=\mathrm{Y}: \mathrm{D} / \mathrm{X}$; remainder in D.)

Execution time for this instruction depends on the number of iterations (labels for the system output). WAV is interruptible so that worst case interrupt latency is not affected by the execution time for the complete weighted average operation. WAV includes initialization for the 24-bit and 16 -bit partial sums so the first entry into WAV looks different than a resume from interrupt operation. The CPU12 handles this difficulty with a pseudo-instruction (wavr), which is specifically intended to resume an interrupted weighted average calculation. Refer to 9.7.3
Cycle-by-Cycle Details for WAV and wavr for more detail.

### 9.7.1 Set Up Prior to Executing WAV

Before executing the WAV instruction, index registers X and Y and accumulator B must be set up. Index register $X$ is a pointer to the $S_{i}$ singleton list. $X$ must have the address of the first singleton value in the knowledge base. Index register Y is a pointer to the fuzzy outputs $\mathrm{F}_{\mathrm{i}} . \mathrm{Y}$ must have the address of the first fuzzy output for this system output. B is the iteration count n . The B accumulator must be set to the number of labels for this system output.

### 9.7.2 WAV Interrupt Details

The WAV instruction includes a 7-cycle processing loop for each label of the system output ( 8 cycles in M68HC12). Within this loop, the CPU checks whether a qualified interrupt request is pending. If an interrupt is detected, the current values of the internal temporary registers for the 24 -bit and 16 -bit sums are stacked, the CPU registers are stacked, and the interrupt is serviced.
A special processing sequence is executed when an interrupt is detected during a weighted average calculation. This exit sequence adjusts the PC so that it points to the second byte of the WAV object code (\$3C), before the PC is stacked. Upon return from the interrupt, the $\$ 3 \mathrm{C}$ value is interpreted as a wavr pseudo-instruction. The wavr pseudo-instruction causes the CPU to execute a special WAV resumption sequence. The wavr recovery sequence adjusts the PC so that it looks like it did during execution of the original WAV instruction, then jumps back into the WAV processing loop. If another interrupt occurs before the weighted average calculation finishes, the PC is adjusted again as it was for the first interrupt. WAV can be interrupted any number of times, and additional WAV instructions can be executed while a WAV instruction is interrupted.

### 9.7.3 Cycle-by-Cycle Details for WAV and wavr

The WAV instruction is unusual in that the logic flow has two separate entry points. The first entry point is the normal start of a WAV instruction. The second entry point is used to resume the weighted average operation after a WAV instruction has been interrupted. This recovery operation is called the wavr pseudo-instruction.

Figure 9-12 is a flow diagram of the WAV instruction in the HCS12, including the wavr pseudo-instruction. Figure 9-12 is a flow diagram of the WAV instruction in the M68HC12, including the wavr pseudo-instruction. Each rectangular box in these figures represents one CPU clock cycle. Decision blocks and connecting arrows are considered to take no time at all. The letters in the small rectangles in the upper left corner of the boxes correspond to execution cycle codes (refer to Section 6. Instruction Glossary for details). Lower case letters indicate a cycle where 8-bit or no data is transferred. Upper case letters indicate cycles where 16-bit data could be transferred.

The cycle-by-cycle description provided here refers to the HCS12 flow in Figure 9-11. In terms of cycle-by-cycle bus activity, the $\$ 18$ page select prebyte is treated as a special 1-byte instruction. In cycle 1.0 of the WAV instruction, one word of program information will be fetched into the instruction queue if the $\$ 18$ is located at an odd address. If the $\$ 18$ is at an even address, the instruction queue cannot advance so there is no bus access in this cycle.

In cycle 2.0, three internal 16-bit temporary registers are cleared in preparation for summation operations, but there is no bus access. The WAV instruction maintains a 32-bit sum-of-products in TMP1: TMP2 and a 16-bit sum-of-weights in TMP3. By keeping these sums inside the CPU, bus accesses are reduced and the WAV operation is optimized for high speed.

Cycles 3.0 through 9.0 form the 7-cycle main loop for WAV. The value in the 8 -bit $B$ accumulator is used to count the number of loop iterations. B is decremented at the top of the loop in cycle 3.0, and the test for zero is located at the bottom of the loop after cycle 9.0. Cycle 4.0 and 5.0 are used to fetch the 8-bit operands for one iteration of the loop. $X$ and $Y$ index registers are used to access these operands. The index registers are incremented as the operands are fetched. Cycle 6.0 is used to accumulate the current fuzzy output into TMP3. Cycles 7.0 through 9.0 are used to perform the eight by eight multiply of $F_{i}$ times $S_{i}$, and
accumulate this result into TMP1 : TMP2. Even though the sum-of-products will not exceed 24 bits, the sum is maintained in the 32-bit combined TMP1: TMP2 register because it is easier to use existing 16 -bit operations than it would be to create a new smaller operation to handle the high order bits of this sum.

Since the weighted average operation could be quite long, it is made to be interruptible. The usual longest latency path is from very early in cycle 6.0, through cycle 9.0, to the top of the loop to cycle 3.0, through cycle 5.0 to the interrupt check.

If the WAV instruction is interrupted, the internal temporary registers TMP3, TMP2, and TMP1 need to be stored on the stack so the operation can be resumed. Since the WAV instruction included initialization in cycle 2.0, the recovery path after an interrupt needs to be different. The wavr pseudo-instruction has the same opcode as WAV, but it is on the first page of the opcode map so there is no page prebyte (\$18) like there is for WAV. When WAV is interrupted, the PC is adjusted to point at the second byte of the WAV object code, so that it will be interpreted as the wavr pseudo-instruction on return from the interrupt, rather than the WAV instruction. During the recovery sequence, the PC is readjusted in case another interrupt comes before the weighted average operation finishes.

The resume sequence includes recovery of the temporary registers from the stack (1.1 through 3.1), and reads to get the operands for the current iteration. The normal WAV flow is then rejoined at cycle 6.0.

Upon normal completion of the instruction (cycle 10.0), the PC is adjusted so it points to the next instruction. The results are transferred from the TMP registers into CPU registers in such a way that the EDIV instruction can be used to divide the sum-of-products by the sum-of-weights. TMP1 : TMP2 is transferred into $\mathrm{Y}: \mathrm{D}$ and TMP3 is transferred into X .


Figure 9-11. WAV and wavr Instruction Flow Diagram (for HCS12)


Figure 9-12. WAV and wavr Instruction Flow Diagram (for M68HC12)

### 9.8 Custom Fuzzy Logic Programming

The basic fuzzy logic inference techniques described earlier are suitable for a broad range of applications, but some systems may require customization. The built-in fuzzy instructions use 8-bit resolution and some systems may require finer resolution. The rule evaluation instructions only support variations of MIN-MAX rule evaluation and other methods have been discussed in fuzzy logic literature. The weighted average of singletons is not the only defuzzification technique. The CPU12 has several instructions and addressing modes that can be helpful when developing custom fuzzy logic systems.

### 9.8.1 Fuzzification Variations

The MEM instruction supports trapezoidal membership functions and several other varieties, including membership functions with vertical sides (infinite slope sides). Triangular membership functions are a subset of trapezoidal functions. Some practitioners refer to s-, z-, and $\pi$-shaped membership functions. These refer to a trapezoid butted against the right end of the x-axis, a trapezoid butted against the left end of the x-axis, and a trapezoidal membership function that isn't butted against either end of the x-axis, respectively. Many other membership function shapes are possible, if memory space and processing bandwidth are sufficient.

Tabular membership functions offer complete flexibility in shape and very fast evaluation time. However, tables take a very large amount of memory space (as many as 256 bytes per label of one system input). The excessive size to specify tabular membership functions makes them impractical for most microcontroller-based fuzzy systems. The CPU12 instruction set includes two instructions (TBL and ETBL) for lookup and interpolation of compressed tables.

The TBL instruction uses 8-bit table entries ( $y$-values) and returns an 8 -bit result. The ETBL instruction uses 16-bit table entries ( $y$-values) and returns a 16-bit result. A flexible indexed addressing mode is used to identify the effective address of the data point at the beginning of the line segment, and the data value for the end point of the line segment is the next consecutive memory location (byte for TBL and word for ETBL). In both cases, the B accumulator represents the ratio of (the x-distance from the beginning of the line segment to the lookup point) to (the
$x$-distance from the beginning of the line segment to the end of the line segment). $B$ is treated as an 8 -bit binary fraction with radix point left of the MSB, so each line segment can effectively be divided into 256 pieces. During execution of the TBL or ETBL instruction, the difference between the end point $y$-value and the beginning point $y$-value (a signed byte-TBL or word-ETBL) is multiplied by the B accumulator to get an intermediate delta-y term. The result is the $y$-value of the beginning point, plus this signed intermediate delta-y value.

Because indexed addressing mode is used to identify the starting point of the line segment of interest, there is a great deal of flexibility in constructing tables. A common method is to break the $x$-axis range into 256 equal width segments and store the $y$ value for each of the resulting 257 endpoints. The 16-bit D accumulator is then used as the $x$ input to the table. The upper eight bits $(A)$ is used as a coarse lookup to find the line segment of interest, and the lower eight bits $(B)$ is used to interpolate within this line segment.

In the program sequence

| LDX | \#TBL_START |
| :--- | :--- |
| LDD | DATA_IN |
| TBL | A, X |

The notation $A, X$ causes the $T B L$ instruction to use the $A^{\text {th }}$ line segment in the table. The low-order half of $D(B)$ is used by TBL to calculate the exact data value from this line segment. This type of table uses only 257 entries to approximate a table with 16 bits of resolution. This type of table has the disadvantage of equal width line segments, which means just as many points are needed to describe a flat portion of the desired function as are needed for the most active portions.

Another type of table stores $x$ : $y$ coordinate pairs for the endpoints of each linear segment. This type of table may reduce the table storage space compared to the previous fixed-width segments because flat areas of the functions can be specified with a single pair of endpoints. This type of table is a little harder to use with the CPU12 TBL and ETBL instructions because the table instructions expect $y$-values for segment endpoints to be in consecutive memory locations.

Consider a table made up of an arbitrary number of $x$ : $y$ coordinate pairs, where all values are eight bits. The table is entered with the x-coordinate of the desired point to lookup in the A accumulator. When the table is exited, the corresponding $y$-value is in the A accumulator. Figure 9-13 shows one way to work with this type of table.

| BEGIN | LDY | \#TABLE_START-2 | ; setup initial table pointer |
| :---: | :---: | :---: | :---: |
| FIND_LOOP | CMPA | $2,+Y$ | ;find first Xn > XL |
|  |  |  | ; (auto pre-inc Y by 2) |
|  | BLS | FIND_LOOP | ;loop if XL .le. Xn |
| * on fall | thru, | , Y YB@-1, ${ }^{\text {P XE@ }}$ | and YE@1, Y |
|  | TFR | D, X | ; save XL in high half of $X$ <br> ; zero upper half of $D$ |
|  | LDAB | 0, Y | ;D = 0:XE |
|  | SUBB | -2, Y | ; $\mathrm{D}=0:(\mathrm{XE}-\mathrm{XB})$ |
|  | EXG | D, X | ; $\mathrm{X}=(\mathrm{XE}-\mathrm{XB}) . . \mathrm{D}=\mathrm{XL}: j \mathrm{junk}$ |
|  | SUBA | -2, Y | ; $\mathrm{A}=(\mathrm{XL}-\mathrm{XB})$ |
|  | EXG | A, D | ; $\mathrm{D}=0:(\mathrm{XL}-\mathrm{XB})$, uses trick of EXG |
|  | FDIV |  | ; X reg $=(\mathrm{XL}-\mathrm{XB}) /(\mathrm{XE}-\mathrm{XB})$ |
|  | EXG | D, X | ; move fractional result to A:B |
|  | EXG | A, B | ; byte swap - need result in B |
|  | TSTA |  | ; check for rounding |
|  | BPL | NO_ROUND |  |
|  | INCB |  | ; round $B$ up by 1 |
| NO_ROUND | LDAA | 1, Y | ; YE |
|  | PSHA |  | ;put on stack for TBL later |
|  | LDAA | -1, Y | ; YB |
|  | PSHA |  | ; now YB@0,SP and YE@1,SP |
|  | TBL | 2, SP+ | ;interpolate and deallocate <br> ; stack temps |

Figure 9-13. Endpoint Table Handling

The basic idea is to find the segment of interest, temporarily build a 1 -segment table of the correct format on the stack, then use TBL with stack relative indexed addressing to interpolate. The most difficult part of the routine is calculating the proportional distance from the beginning of the segment to the lookup point versus the width of the segment ((XL-XB)/(XE-XB)). With this type of table, this calculation must be done at run time. In the previous type of table, this proportional term is an inherent part (the lowest order bits) of the data input to the table.

Some fuzzy theorists have suggested membership functions should be shaped like normal distribution curves or other mathematical functions. This may be correct, but the processing requirements to solve for an intercept on such a function would be unacceptable for most microcontroller-based fuzzy systems. Such a function could be encoded into a table of one of the previously described types.

For many common systems, the thing that is most important about membership function shape is that there is a gradual transition from non-membership to membership as the system input value approaches the central range of the membership function.

Examine the human problem of stopping a car at an intersection. Rules such as "If intersection is close and speed is fast, apply brakes" might be used. The meaning (reflected in membership function shape and position) of the labels "close" and "fast" will be different for a teenager than they are for a grandmother, but both can accomplish the goal of stopping. It makes intuitive sense that the exact shape of a membership function is much less important than the fact that it has gradual boundaries.

### 9.8.2 Rule Evaluation Variations

The REV and REVW instructions expect fuzzy input and fuzzy output values to be 8 -bit values. In a custom fuzzy inference program, higher resolution may be desirable (although this is not a common requirement). The CPU12 includes variations of minimum and maximum operations that work with the fuzzy MIN-MAX inference algorithm. The problem with the fuzzy inference algorithm is that the min and max operations need to store their results differently, so the min and max instructions must work differently or more than one variation of these instructions is needed.

The CPU12 has MIN and MAX instructions for 8- or 16-bit operands, where one operand is in an accumulator and the other is a referenced memory location. There are separate variations that replace the accumulator or the memory location with the result. While processing rule antecedents in a fuzzy inference program, a reference value must be compared to each of the referenced fuzzy inputs, and the smallest input must end up in an accumulator. The instruction

```
EMIND 2,X+ ;process one rule antecedent
```

automates the central operations needed to process rule antecedents. The E stands for extended, so this instruction compares 16-bit operands. The D at the end of the mnemonic stands for the D accumulator, which is both the first operand for the comparison and the destination of the result. The $2, \mathrm{X}+$ is an indexed addressing specification that says X points to the second operand for the comparison and it will be post-incremented by 2 to point at the next rule antecedent.

When processing rule consequents, the operand in the accumulator must remain constant (in case there is more than one consequent in the rule), and the result of the comparison must replace the referenced fuzzy output in RAM. To do this, use the instruction

EMAXM 2,X+ ;process one rule consequent
The M at the end of the mnemonic indicates that the result will replace the referenced memory operand. Again, indexed addressing is used. These two instructions would form the working part of a 16-bit resolution fuzzy inference routine.

There are many other methods of performing inference, but none of these are as widely used as the min-max method. Since the CPU12 is a general-purpose microcontroller, the programmer has complete freedom to program any algorithm desired. A custom programmed algorithm would typically take more code space and execution time than a routine that used the built-in REV or REVW instructions.

### 9.8.3 Defuzzification Variations

Other CPU12 instructions can help with custom defuzzification routines in two main areas:

- The first case is working with operands that are more than eight bits.
- The second case involves using an entirely different approach than weighted average of singletons.

The primary part of the WAV instruction is a multiply and accumulate operation to get the numerator for the weighted average calculation. When working with operands as large as 16 bits, the EMACS instruction could at least be used to automate the multiply and accumulate function. The CPU12 has extended math capabilities, including the EMACS instruction which uses 16 -bit input operands and accumulates the sum to a 32-bit memory location and 32 -bit by 16 -bit divide instructions.

One benefit of the WAV instruction is that both a sum of products and a sum of weights are maintained, while the fuzzy output operand is only accessed from memory once. Since memory access time is such a significant part of execution time, this provides a speed advantage compared to conventional instructions.

The weighted average of singletons is the most commonly used technique in microcontrollers because it is computationally less difficult than most other methods. The simplest method is called max defuzzification, which simply uses the largest fuzzy output as the system result. However, this approach does not take into account any other fuzzy outputs, even when they are almost as true as the chosen max output. Max defuzzification is not a good general choice because it only works for a subset of fuzzy logic applications.

The CPU12 is well suited for more computationally challenging algorithms than weighted average. A 32 -bit by 16 -bit divide instruction takes 11 or $1225-\mathrm{MHz}$ cycles for unsigned or signed variations. A 16-bit by 16 -bit multiply with a 32-bit result takes only three $25-\mathrm{MHz}$ cycles. The EMACS instruction uses 16-bit operands and accumulates the result in a 32-bit memory location, taking only $1225-\mathrm{MHz}$ cycles per iteration, including accessing all operands from memory and storing the result to memory.

## Section 10. Memory Expansion

### 10.1 Contents

10.2 Introduction ..... 400
10.3 Expansion System Description ..... 400
10.4 CALL and Return from Call Instructions ..... 402
10.5 Address Lines for Expansion Memory ..... 405
10.6 Overlay Window Controls ..... 406
10.7 Using Chip-Select Circuits
(Only Applies to M68HC12 Family) ..... 406
10.7.1 Program Memory Expansion Chip-Select Controls ..... 407
10.7.1.1 CSP1E Control Bit ..... 407
10.7.1.2 CSPOE Control Bit ..... 407
10.7.1.3 CSP1FL Control Bit ..... 407
10.7.1.4 CSPA21 Control Bit ..... 407
10.7.1.5 STRPOA:STRPOB Control Field ..... 408
10.7.1.6 STRP1A:STRP1B Control Field ..... 408
10.7.2 Data Expansion Chip Select Controls ..... 408
10.7.2.1 CSDE Control Bit ..... 408
10.7.2.2 CSDHF Control Bit. ..... 409
10.7.2.3 STRDA:STRDB Control Field ..... 409
10.7.3 Extra Expansion Chip Select Controls ..... 409
10.7.3.1 CSEE Control Bit ..... 409
10.7.3.2 CSEEP Control Bit. ..... 409
10.7.3.3 STREA:STREB Control Field ..... 409
10.8 System Notes ..... 410

### 10.2 Introduction

This section discusses expansion memory principles that apply to the HCS12 and M68HC12 Families. Some family devices do not have memory expansion capabilities, and the size of the expanded memory can also vary. Refer to the documentation for a specific derivative to determine details of implementation.

### 10.3 Expansion System Description

Certain members of the HCS12 and M68HC12 Families incorporate hardware that supports addressing a larger memory space than the standard 64 Kbytes. The expanded memory system uses fast on-chip logic to implement a transparent paged memory or bank-switching scheme.

Increased code efficiency is the greatest advantage of using bank switching instead of implementing a large linear address space. In systems with large linear address spaces, instructions require more bits of information to address a memory location, and central processor unit (CPU) overhead is greater. Other advantages of bank switching include the ability to change the size of system memory and the ability to use various types of external memory.

However, the add-on bank switching schemes used in other microcontrollers have known weaknesses. These include the cost of external glue logic, increased programming overhead to change banks, and the need to disable interrupts while banks are switched.

The HCS12 and M68HC12 systems require no external glue logic. Bank switching overhead is reduced by implementing control logic in the microcontroller unit (MCU). Interrupts do not need to be disabled during switching because switching tasks are incorporated in special instructions that greatly simplify program access to extended memory. Operation of the bank-switching logic is transparent to the CPU.

The CPU12 has a linear 64-Kbyte address space. All MCU system resources, including control registers for on-chip peripherals and on-chip memory arrays, are mapped into this space. In a typical HCS12 or M 68 HC 12 derivative, the resources have default addresses out of reset, but can be re-mapped to other addresses by means of control registers in the on-chip integration module.

Memory expansion control logic is outside the CPU. A block of circuitry in the MCU integration module manages overlays that occupy pre-defined locations in the 64-Kbyte space addressed by the CPU. These overlays can be thought of as windows through which the CPU accesses information in the expanded memory space.

In the MC68HC812A4, there are three overlay windows. The program window expands program memory, the data window is used for independent data expansion, and the extra window expands access to special types of memory such as electrically-erasable, programmable read-only memory (EEPROM). The program window always occupies the 16 -Kbyte space from $\$ 8000$ to $\$$ BFFF. Data and extra windows can vary in size and location. HCS12 Family devices that support extended memory only implement a program window.

Each window has an associated page select register that selects external memory pages to be accessed via the window. Only one page at a time can occupy a window; the value in the register must be changed to access a different page of memory. With 8 -bit registers, there can be up to 256 expansion pages per window, each page the same size as the window. HCS12 Family devices that support extended memory have a 6 -bit PPAGE register so they can access 6416 K pages, or 1 Mbyte, through the program window.

For data and extra windows, page switching is accomplished by means of normal read and write instructions. This is the traditional method of managing a bank-switching system. The CPU12 call subroutine in expanded memory (CALL) and return-from-call (RTC) instructions automatically manipulate the program page select (PPAGE) register for the program window.

In M68HC12 expanded memory systems, control registers, vector spaces, and a portion of on-chip memory are located in unpaged portions of the 64-Kbyte address space. The stack and I/O addresses should also be placed in unpaged memory to make them accessible from any overlay page.
The initial portions of exception handlers must be located in unpaged memory because the 16 -bit exception vectors cannot point to addresses in paged memory. However, service routines can call other routines in paged memory. The upper 16-Kbyte block of memory space (\$C000-\$FFFF) is unpaged. It is recommended that all reset and interrupt vectors point to locations in this area.

Although internal MCU resources, such as control registers and on-chip memory, have default addresses out of reset, each can typically be relocated by changing the default values in control registers. Normally, input/output (I/O) addresses, control registers, vector spaces, overlay windows, and on-chip memory are not mapped so that their respective address ranges overlap. However, there is an access priority order that prevents access conflicts should such overlaps occur. Table 10-1 shows the mapping precedence. Resources with higher precedence block access to those with a lower precedence. The windows have lowest priority - registers, exception vectors, and on-chip memory are always visible to a program regardless of the values in the page select registers.

Table 10-1. Mapping Precedence

| Precedence | Resource |
| :---: | :---: |
| 1 | Registers |
| 2 | Exception Vectors/BDM ROM |
| 3 | RAM |
| 4 | EEPROM |
| 5 | FLASH |
| 6 | Expansion Windows |

When background debugging is enabled and active, the CPU executes code located in a small on-chip ROM mapped to addresses \$FF20 to \$FFFF, and BDM control registers are accessible at addresses \$FF00 to \$FF06. The BDM ROM replaces the regular system vectors while BDM is active, but BDM resources are not in the memory map during normal execution of application programs.

### 10.4 CALL and Return from Call Instructions

The CALL is similar to a jump-to-subroutine (JSR) instruction, but the subroutine that is called can be located anywhere in the normal 64-Kbyte address space or on any page of program expansion memory. When CALL is executed, a return address is calculated, then it and the current program page register value are stacked, and a new instruction-supplied value is written to PPAGE. The PPAGE value controls which of the 256 possible pages is visible through the 16 -Kbyte window in the 64 -Kbyte memory map. Execution continues at the address of the called subroutine.

The actual sequence of operations that occur during execution of CALL is:

- The CPU reads the old PPAGE value into an internal temporary register and writes the new instruction-supplied PPAGE value to PPAGE. This switches the destination page into the program overlay window.
- The CPU calculates the address of the next instruction after the CALL instruction (the return address) and pushes this 16 -bit value onto the stack.
- The old 8 -bit PPAGE value is pushed onto the stack.
- The effective address of the subroutine is calculated, the queue is refilled, and execution begins at the new address.

This sequence of operations is an uninterruptable CPU instruction. There is no need to inhibit interrupts during CALL execution. In addition, a CALL can be performed from any address in memory to any other address. This is a big improvement over other bank-switching schemes, where the page switch operation can be performed only by a program outside the overlay window.

For all practical purposes, the PPAGE value supplied by the instruction can be considered to be part of the effective address. For all addressing mode variations except indexed indirect modes, the new page value is provided by an immediate operand in the instruction. For indexed indirect variations of CALL, a pointer specifies memory locations where the new page value and the address of the called subroutine are stored. Use of indirect addressing for both the new page value and the address within the page allows use of run-time calculated values rather than immediate values that must be known at the time of assembly.

The RTC instruction is used to terminate subroutines invoked by a CALL instruction. RTC unstacks the PPAGE value and the return address, the queue is refilled, and execution resumes with the next instruction after the corresponding CALL.

The actual sequence of operations that occur during execution of RTC is:

- The return value of the 8-bit PPAGE register is pulled from the stack.
- The 16-bit return address is pulled from the stack and loaded into the PC.
- The return PPAGE value is written to the PPAGE register.
- The queue is refilled and execution begins at the new address.

Since the return operation is implemented as a single uninterruptable CPU instruction, the RTC can be executed from anywhere in memory, including from a different page of extended memory in the overlay window.

In an MCU where there is no memory expansion, the CALL and RTC instructions still perform the same sequence of operations, but there is no PPAGE register or address translation logic. The value the CPU reads when the PPAGE register is accessed is indeterminate but doesn't matter, because the value is not involved in addressing memory in the unpaged 64-Kbyte memory map. When the CPU writes to the non-existent PPAGE register, nothing happens.

The CALL and RTC instructions behave like JSR and RTS, except they have slightly longer execution times. Since extra execution cycles are required, routinely substituting CALL/RTC for JSR/RTS is not recommended. JSR and RTS can be used to access subroutines that are located on the same memory page. However, if a subroutine can be called from other pages, it must be terminated with an RTC. In this case, since RTC unstacks the PPAGE value as well as the return address, all accesses to the subroutine, even those made from the same page, must use CALL instructions.

### 10.5 Address Lines for Expansion Memory

All HCS12 and M68HC12 Family members have at least 16 address lines, ADDR[15:0]. Devices with memory expansion capability can have as many as six additional high-order external address lines, ADDR[21:16]. Each of these additional address lines is typically associated with a control bit that allows address expansion to be selectively enabled. When expansion is enabled, internal address translation circuitry multiplexes data from the page select registers onto the high order address lines when there is an access to an address in a corresponding expansion window.

Assume that a device has four expansion address lines and a 6-bit PPAGE register. The extra address lines and the program expansion window have been enabled. The address $\$ 9000$ is within the 16 -Kbyte program overlay window. When there is an access to this address, the value in the PPAGE register is multiplexed onto external address lines ADDR[19:14]. The 14 low-order address lines select a location within the program overlay page. Up to 64 16-Kbyte pages (1 Mbyte) of memory can be accessed through the window. When there is an access to a location that is not within any enabled overlay window, ADDR[19:16] are driven to logic level 1.

The address translation logic can produce the same address on the external address lines for two different internal addresses. For example, the 22-bit address \$3FFFFF could result from an internal access to \$FFFF in the 64-Kbyte memory map or to the last location (\$BFFF) within page 255 (PPAGE = \$FF) of the program overlay window. Considering only the 22 external address lines, the last physical page of the program overlay appears to occupy the same address space as the unpaged 16-Kbyte block from \$C000 to \$FFFF of the 64-Kbyte memory map. Using MCU chip-select circuits to enable external memory in an M68HC12 system can resolve these ambiguities. HCS12 devices with expansion memory provide CPU address lines ADDR[15:0] and expansion address lines XADDR[19:14] on separate pins. It is possible to distinguish whether an HCS12 access refers to paged or unpaged memory by comparing ADDR[15:14] with XADDR[15:14].

### 10.6 Overlay Window Controls

A page select register is associated with each overlay window. PPAGE holds the page select for the program overlay, DPAGE holds the page select for the data overlay, and EPAGE holds the page select for the extra page. The CPU12 manipulates the PPAGE register directly, so it will always be eight bits or less in devices that support program memory expansion. The DPAGE and EPAGE registers are not controlled by dedicated CPU12 instructions. These registers could be larger or smaller than eight bits in various M68HC12 derivatives. HCS12 MCUs do not implement more than 6 bits of PPAGE and do not include DPAGE or EPAGE.

Typically, each of the overlay windows also has an associated control bit to enable memory expansion through the appropriate window. Memory expansion is generally disabled out of reset, so control bits must be written to enable the address translation logic.

### 10.7 Using Chip-Select Circuits (Only Applies to M68HC12 Family)

M68HC12 chip-select circuits can be used to preclude ambiguities in memory-mapping due to the operation of internal address translation logic. If built-in chip selects are not used, take care to use only overlay pages which produce unique addresses on the external address lines.

M68HC12 derivatives typically have two or more chip-select circuits. Chip-select function is conceptually simple. Whenever an access to a pre-defined range of addresses is made, internal MCU circuitry detects an address match and asserts a control signal that can be used to enable external devices. Chip-select circuits typically incorporate a number of options that make it possible to use more than one range of addresses for matches as well as to enable various types and configurations of external devices.

Chip-select circuits used in conjunction with the memory-expansion scheme must be able to match all accesses made to addresses within the appropriate program overlay window. In the case of the program expansion window, the range of addresses occupies the 16 -Kbyte space from $\$ 8000$ to $\$$ BFFF. For data and extra expansion windows, the range of addresses varies from device to device. The following paragraphs discuss a typical implementation of memory expansion chip-select
functions in the system integration module. Implementation will vary from device to device within the M68HC12 Family. HCS12 MCUs do not implement a data page window or extra page window and only implement a 6-bit PPAGE register. Refer to the appropriate device manual for details.

### 10.7.1 Program Memory Expansion Chip-Select Controls

There are two program memory expansion chip-select circuits' CSP0 and CSP1. The associated control register contains eight control bits that provide for a number of system configurations.
10.7.1.1 CSP1E Control Bit

Enables (1) or disables (0) the CSP1 chip select. The default is disabled.
10.7.1.2 CSPOE Control Bit

Enables (1) or disables (0) the CSP0 chip select. The default is enabled. This allows CSP0 to be used to select an external memory that includes the reset vector and startup initialization programs.
10.7.1.3 CSP1FL Control Bit

Configures CSP1 to occupy all of the 64-Kbyte memory map that is not used by a higher-priority resource. If CSP1FL $=0$, CSP1 is mapped to the area from $\$ 8000$ to $\$ F F F F$. CSP1 has the lowest access priority except for external memory space that is not associated with any chip select.

### 10.7.1.4 CSPA21 Control Bit

Logic 1 causes CSP0 and CSP1 to be controlled by the ADDR21 signal. CSP1 is active when ADDR21 $=0$, and CSP0 is active when ADDR21 $=1$. When CSPA21 is 1 , the CSP1FL bit is ignored and both CSP0 and CSP1 are active in the region \$8000-\$FFFF. When CSPA21 is 0 , CSP0 and CSP1 operate independently from the value of the ADDR21 signal.

### 10.7.1.5 STRPOA:STRPOB Control Field

These two bits program an extra delay into accesses to the CSPO area of memory. The choices are $0,1,2$, or 3 E -cycles in addition to the normal one cycle for unstretched accesses. This allows use of slow external memory without slowing down the entire system.

### 10.7.1.6 STRP1A:STRP1B Control Field

These two bits program an extra delay into accesses to the CSP1 area of memory. The choices are $0,1,2$, or 3 E -cycles in addition to the normal one cycle for unstretched accesses. This allows use of slow external memory without slowing down the entire system.

When enabled, CSPO is active for the memory space from $\$ 8000$ through \$FFFF. This includes the program overlay space ( $\$ 8000-\$$ BFFF) and the unpaged 16 -Kbyte block from $\$$ C000 through \$FFFF. This configuration can be used if there is a single program memory device (up to 4 Mbytes) in the system.

If CSP1 is also enabled and the CSPA21 bit is set, CSP1 can be used to select the first 128 16-Kbyte pages (2 Mbytes) in the program overlay expansion memory space while CSP0 selects the higher numbered program expansion pages and the unpaged block from \$C000 through \$FFFF. Recall that the external memory device cannot distinguish between an access to the $\$$ C000 to $\$$ FFFF space and an access to $\$ 8000-\$$ BFFF in the 255th page (PPAGE = \$FF) of the program overlay window.

### 10.7.2 Data Expansion Chip Select Controls

The data chip select (CSD) has four associated control bits.
10.7.2.1 CSDE Control Bit

Enables (1) or disables (0) the CSD chip select. The default is disabled.
10.7.2.2 CSDHF Control Bit

Configures CSD to occupy the lower half of the 64-Kbyte memory map (for areas that are not used by a higher priority resource). If CSDHF is 0 , CSD occupies the range of addresses used by the data expansion window.

### 10.7.2.3 STRDA:STRDB Control Field

These two bits program an extra delay into accesses to the CSD area of memory. The choices are $0,1,2$, or 3 additional E-cycles in addition to the normal one cycle for unstretched accesses. This allows use of slow external memory without slowing down the entire system.

### 10.7.3 Extra Expansion Chip Select Controls

The extra chip select (CSE) has four associated control bits.

### 10.7.3.1 CSEE Control Bit

Enables (1) or disables (0) the CSE chip select. The default is disabled.
10.7.3.2 CSEEP Control Bit

Logic 1 configures CSE to be active for the EPAGE area. A logic 0 causes CSE to be active for the CS3 area of the internal register space, which can typically be remapped to any 2-Kbyte boundary.
10.7.3.3 STREA:STREB Control Field

These two bits program an extra delay into accesses to the CSE area of memory. The choices are $0,1,2$, or 3 E-cycles in addition to the normal one cycle for unstretched accesses. This allows use of slow external memory without slowing down the entire system.

To use CSE with the extra overlay window, it must be enabled (CSEE = 1) and configured to follow the extra page (CSEEP = 1).

### 10.8 System Notes

The expansion overlay windows are specialized for specific application uses, but there are no restrictions on the use of these memory spaces. Motorola MCUs have a memory-mapped architecture in which all memory resources are treated equally. Although it is possible to execute programs in paged external memory in the data and extra overlay areas, it is less convenient than using the program overlay area.

The CALL and RTC instructions automate the program page switching functions in an uninterruptable instruction. For the data and extra overlay windows, the user must take care not to let interrupts corrupt the page switching sequence or change the active page while executing out of another page in the same overlay area.

Internal MCU chip-select circuits have access to all 16 internal CPU address lines and the overlay window select lines. This allows all 256 expansion pages in an overlay window to be distinguished from unpaged memory locations with 22-bit addresses that are the same as addresses in overlay pages.

# Appendix A. Instruction Reference 

## A. 1 Contents

A. 2 Introduction ..... 411
A. 3 Stack and Memory Layout ..... 413
A. 4 Interrupt Vector Locations ..... 413
A. 5 Notation Used in Instruction Set Summary ..... 414
A. 6 Memory Expansion ..... 438
A. 7 Hexadecimal to Decimal Conversion ..... 443
A. 8 Decimal to Hexadecimal Conversion ..... 443

## A. 2 Introduction

This appendix provides quick references for the instruction set, opcode map, and encoding.


| 15 | $\mathbf{X}$ | 0 |
| :--- | :--- | :--- |
| INDEX REGISTER $X$ |  |  |


| 15 | $\mathbf{Y}$ | 0 |
| :--- | :--- | :--- |
| INDEX REGISTER $Y$ |  |  |

15 SP 0 STACK POINTER
15 PC 0 PROGRAM COUNTER


Figure A-1. Programming Model

## A. 3 Stack and Memory Layout



STACK UPON ENTRY TO SERVICE ROUTINE
IF SP WAS ODD BEFORE INTERRUPT

| SP +8 | RTN ${ }_{\text {LO }}$ |  | SP +9 |
| :---: | :---: | :---: | :---: |
| SP +6 | $\mathrm{Y}_{\mathrm{LO}}$ | $\mathrm{RTN}_{\mathrm{HI}}$ | SP +7 |
| SP +4 | $\mathrm{X}_{\mathrm{LO}}$ | $\mathrm{Y}_{\mathrm{HI}}$ | SP +5 |
| SP +2 | A | $\mathrm{X}_{\mathrm{HI}}$ | SP +3 |
| SP | CCR | B | SP +1 |
| SP -2 |  |  | SP -1 |

## A. 4 Interrupt Vector Locations

\$FFFE, \$FFFF
\$FFFC, \$FFFD
\$FFFA, \$FFFB
\$FFF8, \$FFF9
\$FFF6, \$FFF7
\$FFF4, \$FFF5
\$FFF2, \$FFF3
\$FFC0-\$FFF1 (M68HC12)
\$FF00-\$FFF1 (HCS12)

Power-On (POR) or External Reset
Clock Monitor Reset
Computer Operating Properly (COP Watchdog Reset
Unimplemented Opcode Trap
Software Interrupt Instruction (SWI)
XIRQ
IRQ
Device-Specific Interrupt Sources
Device-Specific Interrupt Sources

## A. 5 Notation Used in Instruction Set Summary

```
CPU Register Notation
            Accumulator A - A or a
            Accumulator B - B or b
            Accumulator D - D or d
            Index Register X - X or X
                Index Register Y - Y or y
                                    Stack Pointer - SP, sp, or s
                                    Program Counter - PC, pc, or p
                                    Condition Code Register - CCR or c
Explanation of Italic Expressions in Source Form Column
            abc - A or B or CCR
        abcdxys - A or B or CCR or D or X or Y or SP. Some assemblers also allow T2 or T3.
            abd - A or B or D
        abdxys - A or B or D or X or Y or SP
            dxys - D or X or Y or SP
            msk8 - 8-bit mask, some assemblers require # symbol before value
            opr8i - 8-bit immediate value
            opr16i - 16-bit immediate value
            opr8a - 8-bit address used with direct address mode
            opr16a - 16-bit address value
oprx0_xysp - Indexed addressing postbyte code:
                        oprx3,-xys Predecrement X or Y or SP by 1 .. 8
                        oprx3,+xys Preincrement X or Y or SP by 1 . . . 8
                        oprx3,xys- Postdecrement X or Y or SP by 1...8
                    oprx3,xys+ Postincrement X or Y or SP by 1 . . 8
                    oprx5,xysp 5-bit constant offset from X or Y or SP or PC
                    abd,xysp Accumulator A or B or D offset from X or Y or SP or PC
            oprx3 - Any positive integer 1. . . 8 for pre/post increment/decrement
            oprx5 - Any integer in the range -16 \ldots.+15
            oprx9 - Any integer in the range -256 . . +255
            oprx16 - Any integer in the range - 32,768 . . 65,535
            page - 8-bit value for PPAGE, some assemblers require # symbol before this value
            rel8 - Label of branch destination within -128 to +127 locations
            rel9 - Label of branch destination within -256 to +255 locations
            rel16 - Any label within 64K memory space
        trapnum - Any 8-bit integer in the range $30-$39 or $40-$FF
            xys - X or Y or SP
            xysp - X or Y or SP or PC
Operators
    + - Addition
- - Subtraction
    - - Logical AND
+ - Logical OR (inclusive)
```

Operators (continued)
$\oplus$ - Logical exclusive OR
$\times$ - Multiplication
$\div$ - Division
$\bar{M}-\quad$ Negation. One's complement (invert each bit of $M$ )
: - Concatenate
Example: A : B means the 16-bit value formed by concatenating 8-bit accumulator A
with 8-bit accumulator $B$.
A is in the high-order position.
$\Rightarrow$ - Transfer
Example: $(A) \Rightarrow M$ means the content of accumulator $A$ is transferred to memory location M.
$\Leftrightarrow$ - Exchange
Example: $D \Leftrightarrow X$ means exchange the contents of $D$ with those of $X$.

## Address Mode Notation

INH - Inherent; no operands in object code
IMM — Immediate; operand in object code
DIR — Direct; operand is the lower byte of an address from $\$ 0000$ to $\$ 00 F F$
EXT - Operand is a 16-bit address
REL - Two's complement relative offset; for branch instructions
IDX — Indexed (no extension bytes); includes:
5-bit constant offset from X, Y, SP, or PC
Pre/post increment/decrement by 1 . . . 8
Accumulator A, B, or D offset
IDX1 - 9-bit signed offset from X, Y, SP, or PC; 1 extension byte
IDX2 - 16-bit signed offset from X, Y, SP, or PC; 2 extension bytes
[IDX2] — Indexed-indirect; 16-bit offset from X, Y, SP, or PC
[D, IDX] — Indexed-indirect; accumulator D offset from X, Y, SP, or PC

## Machine Coding

dd - 8-bit direct address $\$ 0000$ to $\$ 00 F F$. (High byte assumed to be $\$ 00$ ).
ee - High-order byte of a 16-bit constant offset for indexed addressing.
eb — Exchange/Transfer post-byte. See Table A-5 on page 436.
ff - Low-order eight bits of a 9-bit signed constant offset for indexed addressing, or low-order byte of a 16-bit constant offset for indexed addressing.
hh — High-order byte of a 16-bit extended address.
ii - 8-bit immediate data value.
jj - High-order byte of a 16-bit immediate data value.
kk - Low-order byte of a 16-bit immediate data value.
lb - Loop primitive (DBNE) post-byte. See Table A-6 on page 437.
11 - Low-order byte of a 16-bit extended address.
mm - 8-bit immediate mask value for bit manipulation instructions. Set bits indicate bits to be affected.
pg - Program page (bank) number used in CALL instruction.
qq - High-order byte of a 16-bit relative offset for long branches.
tn — Trap number \$30-\$39 or \$40-\$FF.
rr - Signed relative offset \$80 (-128) to \$7F (+127). Offset relative to the byte following the relative offset byte, or low-order byte of a 16-bit relative offset for long branches.
xb - Indexed addressing post-byte. See Table A-3 on page 434 and Table A-4 on page 435.

Access Detail
Each code letter except (,), and comma equals one CPU cycle. Uppercase = 16-bit operation and lowercase = 8-bit operation. For complex sequences see the CPU12 Reference Manual (CPU12RM/AD) for more detailed information.
£ - Free cycle, CPU doesn't use bus
g — Read PPAGE internally
I — Read indirect pointer (indexed indirect)
i - Read indirect PPAGE value (CALL indirect only)
n - Write PPAGE internally
O - Optional program word fetch $(P)$ if instruction is misaligned and has an odd number of bytes of object code - otherwise, appears as a free cycle (f); Page 2 prebyte treated as a separate 1-byte instruction
P — Program word fetch (always an aligned-word read)
r - 8-bit data read
R - 16-bit data read
s - 8-bit stack write
s - 16-bit stack write
w - 8-bit data write
W - 16-bit data write
u - 8-bit stack read
U - 16-bit stack read
V - 16-bit vector fetch (always an aligned-word read)
t - 8-bit conditional read (or free cycle)
T - 16-bit conditional read (or free cycle)
x - 8-bit conditional write (or free cycle)
() — Indicate a microcode loop
, - Indicates where an interrupt could be honored
Special Cases
PPP/P - Short branch, PPP if branch taken, P if not
OPPP/OPO — Long branch, OPPP if branch taken, OPO if not

## Condition Codes Columns

-     - Status bit not affected by operation.

0 - Status bit cleared by operation.
1 - Status bit set by operation.
$\Delta$ - Status bit affected by operation.
fl - Status bit may be cleared or remain set, but is not set by operation.
$\Uparrow$ - Status bit may be set or remain cleared, but is not cleared by operation.
? - Status bit may be changed by operation but the final state is not defined.
! - Status bit used for a special purpose.

Table A-1. Instruction Set Summary (Sheet 1 of 14)

| Source Form | Operation | Addr. <br> Mode | Machine Coding (hex) | HCS12 | M68HC12 | SXHI | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ABA | $(A)+(B) \Rightarrow A$ <br> Add Accumulators A and B | INH | 1806 | OO | 00 | -- $\Delta$ - | $\Delta \Delta \Delta \Delta$ |
| ABX | $(B)+(X) \Rightarrow X$ <br> Translates to LEAX B,X | IDX | 1A E5 | Pf | PP ${ }^{1}$ | ---- | ---- |
| ABY | $\begin{aligned} & (\mathrm{B})+(\mathrm{Y}) \Rightarrow \mathrm{Y} \\ & \text { Translates to LEAY B,Y } \end{aligned}$ | IDX | 19 ED | Pf | $\mathrm{PP}^{1}$ | ---- | ---- |
| ADCA \#opr8i ADCA opr8a ADCA opr16a ADCA oprx0_xysp ADCA oprx9,xysp ADCA oprx16,xysp ADCA [D,xysp] ADCA [oprx16,xysp] | $(A)+(M)+C \Rightarrow A$ <br> Add with Carry to A | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 89 ii <br> 99 dd <br> B9 hh ll <br> A9 xb <br> A9 xb ff <br> A9 xb ee ff <br> A9 xb <br> A9 $x b$ ee ff | P <br> rPf <br> rPO <br> rPf <br> rPO <br> frPP <br> fIfrPf <br> fIPrPf | P <br> rfP <br> rOP <br> rfP <br> rPO <br> frPP <br> flPrfp <br> fIPrfp | -- $\Delta$ - | $\Delta \Delta \Delta \Delta$ |
| ADCB \#opr8i ADCB opr8a ADCB opr16a ADCB oprx0_xysp ADCB oprx9,xysp ADCB oprx16,xysp ADCB [D,xysp] ADCB [oprx16,xysp] | $(\mathrm{B})+(\mathrm{M})+\mathrm{C} \Rightarrow \mathrm{~B}$ Add with Carry to B | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | C9 ii <br> D9 dd <br> F9 hh 11 <br> E9 xb <br> E9 xb ff <br> E9 xb ee ff <br> E9 xb <br> E9 xb ee ff | P <br> rPf <br> rPO <br> rPf <br> rPO <br> frpp <br> fifrpf <br> fIPrPf | P rfP rOP rfp rPO frPP fIfrfp fIPrfP | -- $\Delta$ - | $\Delta \Delta \Delta \Delta$ |
| ADDA \#opr8i ADDA opr8a ADDA opr16a ADDA oprx0_xysp ADDA oprx9,xysp ADDA oprx16,xysp ADDA [D,xysp] ADDA [oprx16,xysp] | $(\mathrm{A})+(\mathrm{M}) \Rightarrow \mathrm{A}$ <br> Add without Carry to A | $\begin{gathered} \hline \text { IMM } \\ \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ {[\text { IDX2] }} \end{gathered}$ | 8B ii <br> 9B dd <br> BB hh 11 <br> AB xb <br> AB xb ff <br> AB xb ee ff <br> $A B \times b$ <br> $A B \mathrm{xb}$ ee ff | P <br> rPf <br> rpo <br> rPf <br> rPO <br> frpp <br> fIfrPf <br> fIPrPf | P rfP rOP rfP rPO frPP fIfrfP fIPrfP | -- $\Delta$ - | $\Delta \Delta \Delta \Delta$ |
| ADDB \#opr8i <br> ADDB opr8a <br> ADDB opr16a <br> ADDB oprx0_xysp <br> ADDB oprx9,xysp <br> ADDB oprx16,xysp <br> ADDB [D,xysp] <br> ADDB [oprx16,xysp] | $(\mathrm{B})+(\mathrm{M}) \Rightarrow \mathrm{B}$ <br> Add without Carry to B | $\begin{gathered} \hline \text { IMM } \\ \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ {[\text { [DX2] }} \end{gathered}$ | CB ii <br> DB dd <br> FB hh ll <br> EB xb <br> EB xb ff <br> EB xb ee ff <br> EB xb <br> EB xb ee ff | P <br> rPf <br> rPO <br> rPf <br> rPO <br> frPP <br> fIfrpf <br> fIPrPf | $P$ $r f P$ $r O P$ $r f p$ $r P O$ $f r P P$ fIfrfp fIPrfP | -- $\Delta$ - | $\Delta \Delta \Delta \Delta$ |
| ADDD \#opr16i <br> ADDD opr8a <br> ADDD opr16a <br> ADDD oprx0_xysp <br> ADDD oprx9,xysp <br> ADDD oprx16,xysp <br> ADDD [D,xysp] <br> ADDD [oprx16,xysp] | $\begin{aligned} & (A: B)+(M: M+1) \Rightarrow A: B \\ & \text { Add 16-Bit to } D(A: B) \end{aligned}$ | $\begin{gathered} \hline \text { IMM } \\ \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ {[D, I D X]} \\ {[I D X 2]} \end{gathered}$ | C3 jj kk <br> D3 dd <br> F3 hh 11 <br> E3 xb <br> E3 xb ff <br> E3 xb ee ff <br> E3 xb <br> E3 xb ee ff | PO <br> RPf <br> RPO <br> RPf <br> RPO <br> fRPP <br> fIfRPf <br> fIPRPf | OP $R f P$ $R O P$ $R f P$ $R P O$ $f R P P$ $f I f R f P$ fIPRfP | -- | $\Delta \Delta \Delta \Delta$ |
| ANDA \#opr8i ANDA opr8a ANDA opr16a ANDA oprx0_xysp ANDA oprx9,xysp ANDA oprx16,xysp ANDA [D,xysp] ANDA [oprx16,xysp] | $(A) \bullet(M) \Rightarrow A$ <br> Logical AND A with Memory | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 84 ii <br> 94 dd <br> B4 hh ll <br> A4 xb <br> A4 xb ff <br> A4 xb ee ff <br> A4 xb <br> A4 xb ee ff | P <br> rPf <br> rPO <br> rPf <br> rPO <br> frpp <br> fIfrPf <br> fIPrPf | P <br> rfP <br> rOP <br> rfP <br> rPO <br> frPP <br> fIfrfp <br> fIPrfP | -- | $\Delta \Delta 0$ - |
| ANDB \#opr8i ANDB opr8a ANDB opr16a ANDB oprx0_xysp ANDB oprx9,xysp ANDB oprx16,xysp ANDB [D,xysp] ANDB [oprx16,xysp] | $(\mathrm{B}) \cdot(\mathrm{M}) \Rightarrow \mathrm{B}$ <br> Logical AND B with Memory | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | C4 ii <br> D4 dd <br> F4 hh ll <br> E4 xb <br> E4 xb ff <br> E4 xb ee ff <br> E4 xb <br> E4 xb ee ff | P rPf rPo rPf rPo frPp fIfrPf fIPrPf | P rfP rOP rfP rPO frPP fIfrfP fIPrfP | ---- | $\Delta \Delta 0$ - |
| ANDCC \#opr8i | $\begin{aligned} & (C C R) \bullet(M) \Rightarrow \text { CCR } \\ & \text { Logical AND CCR with Memory } \end{aligned}$ | IMM | 10 ii | P | P | \ $\downarrow \downarrow \downarrow$ | $\Downarrow \downarrow \downarrow \downarrow$ |

Note 1. Due to internal CPU requirements, the program word fetch is performed twice to the same address during this instruction.

Table A-1. Instruction Set Summary (Sheet 2 of 14)

| Source Form | Operation | Addr. <br> Mode | Machine Coding (hex) | HCS12 | M68HC12 | S X H I | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ASL opr16a <br> ASL oprx0_xysp <br> ASL oprx9,xysp <br> ASL oprx16,xysp <br> ASL [D,xysp] <br> ASL [oprx16,xysp] <br> ASLA <br> ASLB | Arithmetic Shift Left <br> Arithmetic Shift Left Accumulator A <br> Arithmetic Shift Left Accumulator B | EXT <br> IDX <br> IDX1 <br> IDX2 <br> [D,IDX] <br> [IDX2] <br> INH <br> INH | ```78 hh ll 68 xb 68 xb ff 68 xb ee ff 68 xb 68 xb ee ff 48 58``` | ```rPwO rPw rPwO frPwP fIfrPw fIPrPw O O``` | rOPw rPw rPOw frPPw fIfrPw fIPrPw 0 0 | ---- | $\Delta \Delta \Delta \Delta$ |
| ASLD | Arithmetic Shift Left Double | INH | 59 | 0 | 0 | ---- | $\Delta \Delta \Delta \Delta$ |
| ASR opr16a ASR oprx0_xysp ASR oprx9,xysp ASR oprx16,xysp ASR [D,xysp] ASR [oprx16,xysp] ASRA ASRB | Arithmetic Shift Right <br> Arithmetic Shift Right Accumulator A Arithmetic Shift Right Accumulator B | EXT IDX IDX1 IDX2 [D,IDX] [IDX2] INH INH | 77 hh 11 <br> 67 xb <br> 67 xb ff <br> 67 xb ee ff <br> 67 xb <br> 67 xb ee ff <br> 47 <br> 57 | ```rPwo rPw rPwO frPwP fIfrPw fIPrPw O O``` | $\begin{array}{r} \text { rOPw } \\ \text { rPw } \\ \text { rPOw } \\ \text { frPPw } \\ \text { fIfrPw } \\ \text { fIPrPw } \\ 0 \\ 0 \end{array}$ | ---- | $\Delta \Delta \Delta \Delta$ |
| BCC rel8 | Branch if Carry Clear (if C=0) | REL | 24 rr | PPP/ $\mathrm{P}^{1}$ | PPP/ $\mathrm{P}^{1}$ | ---- | ---- |
| BCLR opı8a, msk8 BCLR opr16a, msk8 BCLR oprx0_xysp, msk8 BCLR oprx9,xysp, msk8 BCLR oprx16,xysp, msk8 | $(\mathrm{M}) \cdot(\overline{\mathrm{mm}}) \Rightarrow \mathrm{M}$ Clear Bit(s) in Memory | $\begin{aligned} & \hline \text { DIR } \\ & \text { EXT } \\ & \text { IDX } \\ & \text { IDX1 } \\ & \text { IDX2 } \end{aligned}$ | 4D dd mm <br> 1D hh 11 mm <br> OD xb mm <br> OD xb ff mm <br> OD xb ee ff mm | rPwO <br> rPwP <br> rPwO <br> rPwP <br> frPwPo | rPOw rPPw rPOw rPwP frPwOP | ---- | $\Delta \Delta 0-$ |
| BCS rel8 | Branch if Carry Set (if $\mathrm{C}=1$ ) | REL | 25 rr | PPP/P ${ }^{1}$ | PPP/ $\mathrm{P}^{1}$ | ---- | ---- |
| BEQ rel8 | Branch if Equal (if $\mathrm{Z}=1$ ) | REL | 27 rr | $\mathrm{PPP} / \mathrm{P}^{1}$ | PPP/ $\mathrm{P}^{1}$ | ---- | ---- |
| BGE rel8 | Branch if Greater Than or Equal (if $\mathrm{N} \oplus \mathrm{V}=0$ ) (signed) | REL | 2Crr | PPP/ ${ }^{1}$ | PPP/ $\mathrm{P}^{1}$ | ---- | ---- |
| BGND | Place CPU in Background Mode see CPU12 Reference Manual | INH | 00 | VfPPP | VfPPP | ---- | ---- |
| BGT rel8 | Branch if Greater Than (if $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0)$ (signed) | REL | 2 Err | $\mathrm{PPP} / \mathrm{P}^{1}$ | PPP/ $\mathrm{P}^{1}$ | --- | ---- |
| BHI rel8 | Branch if Higher (if $\mathrm{C}+\mathrm{Z}=0$ ) (unsigned) | REL | 22 rr | $\mathrm{PPP} / \mathrm{P}^{1}$ | PPP/ $\mathrm{P}^{1}$ | --- | ---- |
| BHS rel8 | Branch if Higher or Same (if $\mathrm{C}=0$ ) (unsigned) same function as BCC | REL | 24 rr | $\mathrm{PPP} / \mathrm{P}^{1}$ | PPP/ $\mathrm{P}^{1}$ | -- | ---- |
| BITA \#opr8i <br> BITA opr8a <br> BITA opr16a <br> BITA oprx0_xysp <br> BITA oprx9,xysp <br> BITA oprx16,xysp <br> BITA [D,xysp] <br> BITA [oprx16,xysp] | (A) • (M) <br> Logical AND A with Memory <br> Does not change Accumulator or Memory | $\begin{gathered} \hline \text { IMM } \\ \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ \text { [IDX2] } \end{gathered}$ | $\begin{aligned} & \hline 85 \text { ii } \\ & 95 \text { dd } \\ & \text { B5 hh ll } \\ & \text { A5 xb } \\ & \text { A5 xb ff } \\ & \text { A5 xb ee ff } \\ & \text { A5 xb } \\ & \text { A5 xb ee ff } \end{aligned}$ | P <br> rPf <br> rPO <br> rPf <br> rPO <br> frPP <br> fifrpf <br> fIPrPf | $P$ $r f P$ $r O P$ $r f P$ $r P O$ frPP fIfrfP fIPrfP | ---- | $\Delta \Delta 0-$ |
| BITB \#opr8i <br> BITB opr8a <br> BITB opr16a <br> BITB oprx0_xysp <br> BITB oprx9,xysp <br> BITB oprx16,xysp <br> BITB [D,xysp] <br> BITB [oprx16,xysp] | (B) • (M) <br> Logical AND B with Memory Does not change Accumulator or Memory | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] |  | P <br> rPf <br> rPO <br> rPf <br> rPO <br> frPP <br> fIfrPf <br> fIPrPf | $P$ $r f P$ $r O P$ $r f P$ $r P O$ frPP fIfrfP fIPrfP | ---- | $\Delta \Delta 0-$ |
| BLE rel8 | Branch if Less Than or Equal (if $Z+(N \oplus V)=1$ ) (signed) | REL | 2F rr | PPP/P ${ }^{1}$ | PPP/ $\mathrm{P}^{1}$ | ---- | ---- |
| BLO rel8 | Branch if Lower (if $\mathrm{C}=1$ ) (unsigned) same function as BCS | REL | 25 rr | PPP/ ${ }^{1}$ | PPP/ ${ }^{1}$ | ---- | ---- |

Note 1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

Table A-1. Instruction Set Summary (Sheet 3 of 14)

| Source Form | Operation | Addr. <br> Mode | Machine Coding (hex) | HCS12 | ail <br> M68HC12 | S X H I | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BLS rel8 | Branch if Lower or Same (if $C+Z=1$ ) (unsigned) | REL | 23 rr | PPP/P ${ }^{1}$ | PPP/ ${ }^{1}$ | ---- | ---- |
| BLT rel8 | Branch if Less Than (if $N \oplus V=1$ ) (signed) | REL | 2D rr | PPP/P ${ }^{1}$ | PPP/ $\mathrm{P}^{1}$ | ---- | ---- |
| BMI rel8 | Branch if Minus (if $\mathrm{N}=1$ ) | REL | 2B rr | $\mathrm{PPP} / \mathrm{P}^{1}$ | PPP/ $\mathrm{P}^{1}$ | ---- | ---- |
| BNE rel8 | Branch if Not Equal (if $\mathrm{Z}=0$ ) | REL | 26 rr | PPP/P ${ }^{1}$ | $\mathrm{PPP} / \mathrm{P}^{1}$ | ---- | ---- |
| BPL rel8 | Branch if Plus (if $\mathrm{N}=0$ ) | REL | 2A rr | $\mathrm{PPP} / \mathrm{P}^{1}$ | $\mathrm{PPP} / \mathrm{P}^{1}$ | ---- | ---- |
| BRA rel8 | Branch Always (if 1 = 1) | REL | 20 rr | PPP | PPP | ---- | ---- |
| BRCLR opr8a, msk8, rel8 BRCLR opr16a, msk8, rel8 BRCLR oprx0_xysp, msk8, rel8 BRCLR oprx9,xysp, msk8, rel8 BRCLR oprx16,xysp, msk8, rel8 | Branch if $(\mathrm{M}) \bullet(\mathrm{mm})=0$ (if All Selected Bit(s) Clear) | $\begin{aligned} & \text { DIR } \\ & \text { EXT } \\ & \text { IDX } \\ & \text { IDX1 } \\ & \text { IDX2 } \end{aligned}$ | 4F dd mm rr $1 F$ hh ll mm rr $0 F$ xb mm rr 0 F xb ff mm rr 0 F xb ee ff mm rr | $\begin{array}{\|l} \mathrm{rPPP} \\ \mathrm{rfPPP} \\ \mathrm{rPPP} \\ \mathrm{rfPPP} \\ \mathrm{PrfPPP} \end{array}$ | $r P P P$ $r f P P P$ $r P P P$ $r f f P P P$ frPffPPP | ---- | ---- |
| BRN rel8 | Branch Never (if $1=0$ ) | REL | 21 rr | P | P | ---- | ---- |
| BRSET opr8, msk8, rel8 BRSET opr16a, msk8, rel8 BRSET oprx0_xysp, msk8, rel8 BRSET oprx9,xysp, msk8, rel8 BRSET oprx16,xysp, msk8, rel8 | Branch if $(\overline{\mathrm{M}}) \bullet(\mathrm{mm})=0$ (if All Selected Bit(s) Set) | $\begin{aligned} & \hline \text { DIR } \\ & \text { EXT } \\ & \text { IDX } \\ & \text { IDX1 } \\ & \text { IDX2 } \end{aligned}$ | 4E dd mm rr le hh ll mm rr 0 E xb mm rr 0 E xb ff mm rr 0 E xb ee ff mm rr | $\begin{array}{\|l} \mathrm{rPPP} \\ \mathrm{rfPPP} \\ \mathrm{rPPP} \\ \mathrm{rfPPP} \\ \mathrm{PrfPPP} \end{array}$ | $\begin{array}{r} r P P P \\ r f P P P \\ r P P P \\ r f f P P P \\ \text { frPffPPP } \end{array}$ | ---- | ---- |
| BSET opr8, msk8 BSET opr16a, msk8 BSET oprx0_xysp, msk8 BSET oprx9,xysp, msk8 BSET oprx16,xysp, msk8 | $(\mathrm{M})+(\mathrm{mm}) \Rightarrow \mathrm{M}$ <br> Set Bit(s) in Memory | $\begin{aligned} & \hline \text { DIR } \\ & \text { EXT } \\ & \text { IDX } \\ & \text { IDX1 } \\ & \text { IDX2 } \end{aligned}$ | $\begin{aligned} & \text { 4C dd } \mathrm{mm} \\ & \text { 1C hh ll mm } \\ & \text { OC xb mm } \\ & \text { OC xb ff mm } \\ & \text { OC xb ee ff } \mathrm{mm} \end{aligned}$ | $\begin{array}{\|l} \text { rPwO } \\ \text { rPwP } \\ \text { rPwO } \\ \text { rPwP } \\ \text { frPwPO } \end{array}$ | $\begin{array}{r} \text { rPOw } \\ \text { rPPw } \\ \text { rPOw } \\ \text { rPwP } \\ \text { frPwOP } \end{array}$ | ---- | $\Delta \Delta 0-$ |
| BSR rel8 | $\begin{aligned} & (\mathrm{SP})-2 \Rightarrow \mathrm{SP} ; \mathrm{RTN}_{\mathrm{H}}: \mathrm{RTN}_{\mathrm{L}} \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)} \\ & \text { Subroutine address } \Rightarrow \mathrm{PC} \\ & \text { Branch to Subroutine } \end{aligned}$ | REL | 07 rr | SPPP | PPPS | ---- | ---- |
| BVC rel8 | Branch if Overflow Bit Clear (if $\mathrm{V}=0$ ) | REL | 28 rr | PPP/P ${ }^{1}$ | PPP/ $\mathrm{P}^{1}$ | ---- | ---- |
| BVS rel8 | Branch if Overflow Bit Set (if $\mathrm{V}=1$ ) | REL | 29 rr | PPP/P ${ }^{1}$ | PPP/ ${ }^{1}$ | ---- | ---- |
| CALL opr16a, page CALL oprx0_xysp, page CALL oprx9,xysp, page CALL oprx16,xysp, page CALL [D,xysp] CALL [oprx16, xysp] | $\begin{aligned} & \text { (SP) }-2 \Rightarrow \mathrm{SP} ; \mathrm{RTN}_{\mathrm{H}}: R T N_{L} \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)} \\ & (\mathrm{SP})-1 \Rightarrow \mathrm{SP} ;(\mathrm{PPG}) \Rightarrow \mathrm{M}_{(\mathrm{SP}) ;} ; \\ & \mathrm{pg} \Rightarrow \text { PPAGE register; Program address } \Rightarrow \mathrm{PC} \\ & \\ & \text { Call subroutine in extended memory } \\ & \text { (Program may be located on another } \\ & \text { expansion memory page.) } \\ & \text { Indirect modes get program address } \\ & \text { and new pg value based on pointer. } \end{aligned}$ | EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 4A hh ll pg 4B xb pg 4B xb ff pg 4B xb ee ff pg 4B xb 4B xb ee ff | $\begin{aligned} & \text { gnSsPPP } \\ & \text { gnSsPPP } \\ & \text { gnSsPPP } \\ & \text { fgnSsPPP } \\ & \text { fIignSsPPP } \\ & \text { fIignSsPPP } \end{aligned}$ | gnfSsPPP gnfSsPPP gnfSsPPP fgnfSsPPP fIignSsPPP fIignSsPPP | ---- | ---- |
| CBA | $(\mathrm{A})-(\mathrm{B})$ <br> Compare 8-Bit Accumulators | INH | $18 \quad 17$ | 00 | 00 | ---- | $\Delta \Delta \Delta \Delta$ |
| CLC | $\begin{aligned} & 0 \Rightarrow \mathrm{C} \\ & \text { Translates to ANDCC \#\$FE } \end{aligned}$ | IMM | 10 FE | P | P | ---- | ---0 |
| CLI | $\begin{aligned} & 0 \Rightarrow 1 \\ & \text { Translates to ANDCC \#\$EF } \\ & \text { (enables I-bit interrupts) } \end{aligned}$ | IMM | 10 EF | P | P | ---0 | ---- |
| CLR opr16a <br> CLR oprx0_xysp <br> CLR oprx9,xysp <br> CLR oprx16,xysp <br> CLR [D, xysp] <br> CLR [oprx16,xysp] <br> CLRA <br> CLRB | $0 \Rightarrow \mathrm{M}$ Clear Memory Location <br>   <br>   <br> $0 \Rightarrow \mathrm{~A}$ Clear Accumulator A <br> $0 \Rightarrow \mathrm{~B}$ Clear Accumulator B | EXT IDX IDX1 IDX2 [D,IDX] [IDX2] INH INH | 79 hh ll 69 xb 69 xb ff 69 xb ee ff 69 xb 69 xb ee ff 87 $\mathrm{C7}$ | PwO Pw PwO PwP PIfw PIPw 0 0 | wOP Pw PwO PwP PIfPw PIPPw 0 0 | ---- | 0100 |
| CLV | $\begin{aligned} & 0 \Rightarrow V \\ & \text { Translates to ANDCC \#\$FD } \end{aligned}$ | IMM | 10 FD | P | P | ---- | --0- |

[^1]Table A-1. Instruction Set Summary (Sheet 4 of 14)

| Source Form | Operation | Addr. Mode | Machine Coding (hex) | HCS12 Acce | M68HC12 | SXHI | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CMPA \#opr8i CMPA opr8a CMPA opr16a CMPA oprx0_xysp CMPA oprx9,xysp CMPA oprx16,xysp CMPA [D, xysp] CMPA [oprx16,xysp] | $\begin{aligned} & \text { (A) - (M) } \\ & \text { Compare Accumulator A with Memory } \end{aligned}$ | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 81 ii <br> 91 dd <br> B1 hh 11 <br> A1 xb <br> A1 xb ff <br> A1 xb ee ff <br> A1 xb <br> A1 xb ee ff | P <br> rPf <br> rPo <br> rPf <br> rPo <br> frPp <br> fIfrpf <br> fIPrPf | $P$ $r f P$ $r O P$ $r f p$ $r P O$ $f r P P$ fIfrfp fIPrfp | ---- | $\Delta \Delta \Delta \Delta$ |
| CMPB \#opr8i CMPB opr8a CMPB opr16a CMPB oprx0_xysp CMPB oprx9,xysp CMPB oprx16,xysp CMPB [D,xysp] CMPB [oprx16,xysp] | $\begin{aligned} & (B)-(M) \\ & \text { Compare Accumulator B with Memory } \end{aligned}$ | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | C1 ii <br> D1 dd <br> F1 hh 11 <br> E1 xb <br> E1 xb ff <br> E1 xb ee ff <br> E1 xb <br> E1 xb ee ff | P rPf rPO rPf rPO frPP fIfrPf fIPrPf | $P$ $r f P$ $r O P$ $r f P$ $r P O$ $f r P P$ fIfrfp fIPrfp | ---- | $\Delta \Delta \Delta \Delta$ |
| COM opr16a <br> COM oprx0_xysp <br> COM oprx9,xysp <br> COM oprx16,xysp <br> COM [D,xysp] <br> COM [oprx16,xysp] <br> COMA <br> COMB | $(\overline{\mathrm{M}}) \Rightarrow \mathrm{M}$ equivalent to $\$ \mathrm{FF}-(\mathrm{M}) \Rightarrow \mathrm{M}$ 1's Complement Memory Location <br> $\begin{array}{ll}(\bar{A}) \Rightarrow A & \text { Complement Accumulator } A \\ (\bar{B}) \Rightarrow B & \text { Complement Accumulator } B\end{array}$ | EXT IDX IDX1 IDX2 [D,IDX] [IDX2] INH INH |  | rPwo rPw rPwo frPwP fIfrPw fIPrPw 0 0 | rOPw $r P w$ $r P O w$ frPPw fIfrPw fIPrPw 0 0 | ---- | $\Delta \Delta 01$ |
| CPD \#opr16i <br> CPD opr8a <br> CPD opr16a <br> CPD oprx0_xysp <br> CPD oprx9,xysp <br> CPD oprx16,xysp <br> CPD [D,xysp] <br> CPD [oprx16,xysp] | $\begin{aligned} & \text { (A:B) - (M:M+1) } \\ & \text { Compare D to Memory (16-Bit) } \end{aligned}$ | $\begin{gathered} \hline \text { IMM } \\ \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ {[\text { IDX2] }} \end{gathered}$ | 8C jj kk <br> 9C dd <br> BC hh 11 <br> AC xb <br> AC xb ff <br> AC $x b$ ee $f f$ <br> AC xb <br> AC xb ee ff | PO RPf RPO RPf RPO fRPP fIfRPf fIPRPf | OP RfP ROP RfP RPO fRPP fIfRfP fIPRfP | ---- | $\Delta \Delta \Delta \Delta$ |
| CPS \#opr16i <br> CPS opr8a <br> CPS opr16a <br> CPS oprx0_xysp <br> CPS oprx9,xysp <br> CPS oprx16,xysp <br> CPS [D,xysp] <br> CPS [oprx16,xysp] | $\begin{aligned} & \text { (SP) - (M:M+1) } \\ & \text { Compare SP to Memory (16-Bit) } \end{aligned}$ | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 8F jj kk <br> 9F dd <br> BF hh 11 <br> AF xb <br> AF xb ff <br> AF xb ee ff <br> AF xb <br> AF xb ee ff | PO <br> RPf <br> RPO <br> RPf <br> RPO <br> fRPP <br> fIfRPf <br> fIPRPf | OP $R f P$ $R O P$ $R f P$ $R P O$ $f R P P$ fIfRfP fIPRfP | ---- | $\Delta \Delta \Delta \Delta$ |
| CPX \#opr16i CPX opr8a CPX opr16a CPX oprx0_xysp CPX oprx9,xysp CPX oprx16,xysp CPX [D,xysp] CPX [oprx16,xysp] | $\begin{aligned} & \text { (X) - (M:M+1) } \\ & \text { Compare X to Memory (16-Bit) } \end{aligned}$ | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 8E jj kk <br> 9E dd <br> BE hh 11 <br> AE xb <br> AE xb ff <br> AE $x b$ ee $f f$ <br> AE xb <br> AE xb ee ff | PO RPf RPO RPf RPO fRPP fIfRPf fIPRPf | OP RfP ROP RfP RPO fRPP fIfRfP fIPRfP | --- | $\Delta \Delta \Delta \Delta$ |
| CPY \#opr16i CPY opr8a CPY opr16a CPY oprx0_xysp CPY oprx9,xysp CPY oprx16,xysp CPY [D,xysp] CPY [oprx16,xysp] | $(\mathrm{Y})-(\mathrm{M}: \mathrm{M}+1)$ <br> Compare $Y$ to Memory (16-Bit) | $\begin{gathered} \hline \text { IMM } \\ \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ {[\text { IDX2] }} \end{gathered}$ | 8D jj kk <br> 9D dd <br> BD hh 11 <br> AD xb <br> AD xb ff <br> AD $x b$ ee ff <br> $A D \mathrm{xb}$ <br> AD xb ee ff | PO RPf RPO RPf RPO fRPP fIfRPf fIPRPf | OP RfP ROP RfP RPO fRPP fIfRfP fIPRfP | ---- | $\Delta \Delta \Delta \Delta$ |
| DAA | Adjust Sum to BCD Decimal Adjust Accumulator A | INH | 1807 | Ofo | OfO | ---- | $\Delta \Delta ? \Delta$ |
| DBEQ abdxys, rel9 | $\begin{aligned} & \text { (cntr) }-1 \Rightarrow \text { cntr } \\ & \text { if (cntr) }=0 \text {, then Branch } \\ & \text { else Continue to next instruction } \\ & \text { Decrement Counter and Branch if = } 0 \\ & \text { (cntr = A, B, D, X, Y, or SP) } \end{aligned}$ | $\begin{gathered} \hline \text { REL } \\ \text { (9-bit) } \end{gathered}$ | 04 lb rr | PPP (branch) PPO (no branch) | PPP | ---- | ---- |

Table A-1. Instruction Set Summary (Sheet 5 of 14)

| Source Form | Operation | Addr. Mode | Machine Coding (hex) | Acce HCS12 | Detail M68HC12 | S X H I | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DBNE abdxys, rel9 | $\begin{aligned} & \text { (cntr) }-1 \Rightarrow \text { cntr } \\ & \text { If (cntr) not }=0 \text {, then Branch; } \\ & \text { else Continue to next instruction } \\ & \text { Decrement Counter and Branch if } \neq 0 \\ & \text { (cntr = A, B, D, X, Y, or SP) } \end{aligned}$ | $\begin{gathered} \text { REL } \\ \text { (9-bit) } \end{gathered}$ | 04 lb rr | PPP (branch) <br> PPO (no branch) | PPP | ---- | ---- |
| DEC opr16a DEC oprx0_xysp DEC oprx9,xysp DEC oprx16,xysp DEC [D,xysp] DEC [oprx16,xysp] DECA DECB | (M) - \$01 $\Rightarrow \mathrm{M}$ <br> Decrement Memory Location <br> (A) $-\$ 01 \Rightarrow A$ <br> Decrement A <br> (B) $-\$ 01 \Rightarrow B$ <br> Decrement B | EXT IDX IDX1 IDX2 [D,IDX] [IDX2] INH INH | $\begin{aligned} & 73 \text { hh ll } \\ & 63 \mathrm{xb} \\ & 63 \mathrm{xb} \\ & \mathrm{ff} \\ & 63 \mathrm{xb} \\ & 63 \mathrm{xb} \\ & 63 \\ & 63 \mathrm{xb} \\ & 43 \\ & 43 \\ & 53 \end{aligned}$ | $\begin{array}{\|l} \text { rPwO } \\ \text { rPw } \\ \text { rPwO } \\ \text { frPwP } \\ \text { fIfrPw } \\ \text { fIPrPw } \\ 0 \\ 0 \end{array}$ | rOPw rPw rPOw frPPw fIfrPw fIPrPw 0 0 | ---- | $\Delta \Delta \Delta-$ |
| DES | $(S P)-\$ 0001 \Rightarrow S P$ <br> Translates to LEAS -1,SP | IDX | 1B 9F | Pf | $\mathrm{PP}^{1}$ | ---- | ---- |
| DEX | $\begin{aligned} & (X)-\$ 0001 \Rightarrow X \\ & \text { Decrement Index Register } X \end{aligned}$ | INH | 09 | 0 | 0 | ---- | - $\Delta--$ |
| DEY | $(Y)-\$ 0001 \Rightarrow Y$ <br> Decrement Index Register $Y$ | INH | 03 | 0 | 0 | ---- | - $\Delta--$ |
| EDIV | $\begin{aligned} & (Y: D) \div(X) \Rightarrow Y \text { Remainder } \Rightarrow D \\ & 32 \text { by } 16 \text { Bit } \Rightarrow 16 \text { Bit Divide (unsigned) } \end{aligned}$ | INH | 11 | ffffffffffo | ffffffffffo | ---- | $\Delta \Delta \Delta \Delta$ |
| EDIVS | $\begin{aligned} & (Y: D) \div(X) \Rightarrow Y \text { Remainder } \Rightarrow D \\ & 32 \text { by } 16 \text { Bit } \Rightarrow 16 \text { Bit Divide (signed) } \end{aligned}$ | INH | 1814 | Offffffffffo | Offffffffffo | ---- | $\Delta \Delta \Delta \Delta$ |
| EMACS opr16a ${ }^{2}$ | $\begin{aligned} & \left(\mathrm{M}_{(\mathrm{X})}: \mathrm{M}_{(\mathrm{X}+1)}\right) \times\left(\mathrm{M}_{(\mathrm{Y})}: \mathrm{M}_{(\mathrm{Y}+1)}\right)+(\mathrm{M} \sim \mathrm{M}+3) \Rightarrow \mathrm{M} \sim \mathrm{M}+3 \\ & 16 \text { by } 16 \text { Bit } \Rightarrow 32 \text { Bit } \\ & \text { Multiply and Accumulate (signed) } \end{aligned}$ | Special | 1812 hh 11 | ORROfffRRfWWP | ORROfffRRfWWP | ---- | $\Delta \Delta \Delta \Delta$ |
| EMAXD oprx0_xysp EMAXD oprx9,xysp EMAXD oprx16,xysp EMAXD [D,xysp] EMAXD [oprx16,xysp] | $\operatorname{MAX}((\mathrm{D}),(\mathrm{M}: \mathrm{M}+1)) \Rightarrow \mathrm{D}$ <br> MAX of 2 Unsigned 16-Bit Values <br> $\mathrm{N}, \mathrm{Z}, \mathrm{V}$ and C status bits reflect result of internal compare ((D) - (M:M+1)) | IDX IDX1 IDX2 [D,IDX] [IDX2] |  | ORPf <br> ORPO <br> OfRPP <br> OfIfRPf <br> OfIPRPf | ORfP <br> ORPO <br> OfRPP <br> OfIfRfP <br> OfIPRfP | ---- | $\Delta \Delta \Delta \Delta$ |
| EMAXM oprx0_xysp EMAXM oprx9,xysp EMAXM oprx16,xysp EMAXM [D,xysp] EMAXM [oprx16,xysp] | $\operatorname{MAX}((\mathrm{D}),(\mathrm{M}: M+1)) \Rightarrow \mathrm{M}: \mathrm{M}+1$ MAX of 2 Unsigned 16-Bit Values <br> $\mathrm{N}, \mathrm{Z}, \mathrm{V}$ and C status bits reflect result of internal compare ((D) - (M:M+1)) | IDX IDX1 IDX2 [D,IDX] $[I D X 2]$ | $\begin{array}{llll} \hline 18 & 1 E x b & & \\ 18 & 1 E x b & \mathrm{Ef} & \\ 18 & 1 \mathrm{E} \mathrm{xb} & \text { ee ff } \\ 18 & 1 \mathrm{E} \mathrm{xb} & \\ 18 & 1 \mathrm{Exb} \text { ee ff } \end{array}$ | ORPW <br> ORPWO <br> OfRPWP <br> OfIfRPW <br> OfIPRPW | ORPW ORPWO OfRPWP OfIfRPW OfIPRPW | ---- | $\Delta \Delta \Delta \Delta$ |
| EMIND oprx0_xysp EMIND oprx9,xysp EMIND oprx16,xysp EMIND [D,xysp] EMIND [oprx16,xysp] | $\operatorname{MIN}((\mathrm{D}),(\mathrm{M}: \mathrm{M}+1)) \Rightarrow \mathrm{D}$ <br> MIN of 2 Unsigned 16-Bit Values <br> $\mathrm{N}, \mathrm{Z}, \mathrm{V}$ and C status bits reflect result of internal compare ((D) - (M:M+1)) | IDX IDX1 IDX2 [D,IDX] [IDX2] | $\begin{array}{llll} \hline 18 & 1 B & x b & \\ 18 & 1 B & x b & \text { ff } \\ 18 & 1 B & x b & \text { ee } \\ \text { ff } \\ 18 & 1 B & x b & \\ 18 & 1 B & x b & \text { ee } \\ \text { ff } \end{array}$ | ORPf <br> ORPO <br> OfRPP <br> OfIfRPf <br> OfIPRPf | ORfP <br> ORPO <br> OfRPP <br> OfIfRfP <br> OfIPRfP | ---- | $\Delta \Delta \Delta \Delta$ |
| EMINM oprx0_xysp <br> EMINM oprx9,xysp <br> EMINM oprx16,xysp <br> EMINM [D,xysp] <br> EMINM [oprx16,xysp] | $\operatorname{MIN}((D),(M: M+1)) \Rightarrow M: M+1$ MIN of 2 Unsigned 16-Bit Values <br> $\mathrm{N}, \mathrm{Z}, \mathrm{V}$ and C status bits reflect result of internal compare ((D) - (M:M+1)) | IDX IDX1 IDX2 $[D, I D X]$ $[I D X 2]$ | $\begin{array}{lll} \hline 18 & 1 F x b \\ 18 & 1 F x b \text { xf } & \\ 18 & 1 F x b \text { ee } f f \\ 18 & 1 F x b & \\ 18 & 1 F x b \text { ee } f f \end{array}$ | ORPW <br> ORPWO <br> OfRPWP <br> OfIfRPW <br> OfIPRPW | ORPW <br> ORPWO <br> OfRPWP <br> OfIfRPW <br> OfIPRPW | ---- | $\Delta \Delta \Delta \Delta$ |
| EMUL | $(\mathrm{D}) \times(\mathrm{Y}) \Rightarrow \mathrm{Y}: \mathrm{D}$ <br> 16 by 16 Bit Multiply (unsigned) | INH | 13 | ffo | ffo | ---- | $\Delta \Delta-\Delta$ |
| EMULS | $(\mathrm{D}) \times(\mathrm{Y}) \Rightarrow \mathrm{Y}: \mathrm{D}$ <br> 16 by 16 Bit Multiply (signed) | INH | 1813 | OfO <br> (if followed by <br> Offo | $\begin{array}{r} \text { OfO } \\ \hline \text { ofo } 2 \text { instruction) } \end{array}$ | ---- | $\Delta \Delta-\Delta$ |
| EORA \#opr8i EORA opr8a EORA opr16a EORA oprx0_xysp EORA oprx9,xysp EORA oprx16,xysp EORA [D, xysp] EORA [oprx16,xysp] | $(A) \oplus(M) \Rightarrow A$ <br> Exclusive-OR A with Memory | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 88 ii 98 dd B8 hh A8 xb A8 xb A8 xb A8 A8 Ab xb ee ff $f$ | P <br> rPf <br> rPO <br> rPf <br> rPO <br> frPP <br> fifrpf <br> fIPrPf | $P$ $r f P$ $r O P$ $r f P$ $r P O$ frPP fIfrfP fIPrfP | ---- | $\Delta \Delta 0-$ |

Notes:

1. Due to internal CPU requirements, the program word fetch is performed twice to the same address during this instruction.
2. opr16a is an extended address specification. Both $X$ and $Y$ point to source operands.

Table A-1. Instruction Set Summary (Sheet 6 of 14)

| Source Form | Operation | Addr. <br> Mode | Machine Coding (hex) | HCS12 | Detail <br> M68HC12 | SXHI | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EORB \#opr8i <br> EORB opr8a <br> EORB opr16a <br> EORB oprx0_xysp <br> EORB oprx9,xysp <br> EORB oprx16,xysp <br> EORB [D, xysp] <br> EORB [oprx16,xysp] | (B) $\oplus(M) \Rightarrow B$ <br> Exclusive-OR B with Memory | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | C8 ii D8 dd F8 hh ll E8 xb E8 xb E8 E8 E8 xb E8 xb | P rPf rPO rPf rPO frpp fIfrPf fIPrPf | $P$ $r f P$ $r O P$ $r f P$ $r P O$ frPP fIfrfp fIPrfp | ---- | $\Delta \Delta 0$ - |
| ETBL oprx0_xysp | $(\mathrm{M}: \mathrm{M}+1)+[(\mathrm{B}) \times((\mathrm{M}+2: \mathrm{M}+3)-(\mathrm{M}: \mathrm{M}+1))] \Rightarrow \mathrm{D}$ <br> 16-Bit Table Lookup and Interpolate <br> Initialize B, and index before ETBL. <ea> points at first table entry (M:M+1) and $B$ is fractional part of lookup value (no indirect addr. modes or extensions allowed) | IDX | 183 Fxb | ORRffffffP | ORRffffffe |  | $\begin{array}{\|r\|} \hline \Delta \Delta-\Delta \\ ? \\ \text { indefined } \\ \text { C12 } \end{array}$ |
| EXG abcdxys,abcdxys | (r1) $\Leftrightarrow$ (r2) (if r1 and r2 same size) or $\$ 00:(\mathrm{r} 1) \Rightarrow \mathrm{r} 2$ (if $\mathrm{r} 1=8$-bit; r2=16-bit) or $\left(\mathrm{r}_{1 \text { low }}\right) \Leftrightarrow(\mathrm{r} 2)$ (if $\mathrm{r} 1=16$-bit; $\mathrm{r} 2=8$-bit) <br> r1 and r2 may be <br> A, B, CCR, D, X, Y, or SP | INH | B7 eb | P | P | ---- | -- |
| FDIV | $(D) \div(X) \Rightarrow X$; Remainder $\Rightarrow D$ 16 by 16 Bit Fractional Divide | INH | 1811 | Offffffffffo | Offffffffffo | ---- | $-\Delta \Delta \Delta$ |
| IBEQ abdxys, rel9 | $\begin{aligned} & \text { (cntr) }+1 \Rightarrow \text { cntr } \\ & \text { If (cntr) }=0 \text {, then Branch } \\ & \text { else Continue to next instruction } \\ & \text { Increment Counter and Branch if }=0 \\ & \text { (cntr = A, B, D, X, Y, or SP) } \end{aligned}$ | $\begin{gathered} \hline \text { REL } \\ (9 \text {-bit) } \end{gathered}$ | 04 lb rr | PPP (branch) PPO (no branch) | PPP | ---- | ---- |
| IBNE abdxys, rel9 | $\begin{aligned} & \text { (cntr) }+1 \Rightarrow \text { cntr } \\ & \text { if (cntr) not }=0 \text {, then Branch; } \\ & \text { else Continue to next instruction } \\ & \text { Increment Counter and Branch if } \neq 0 \\ & \text { (cntr = A, B, D, X, Y, or SP) } \end{aligned}$ | $\begin{gathered} \hline \text { REL } \\ \text { (9-bit) } \end{gathered}$ | 04 lb rr | $\begin{aligned} & \hline \text { PPP (branch) } \\ & \text { PPO (no branch) } \end{aligned}$ | PPP | ---- | ---- |
| IDIV | ( D$) \div(\mathrm{X}) \Rightarrow X$; Remainder $\Rightarrow \mathrm{D}$ 16 by 16 Bit Integer Divide (unsigned) | INH | 1810 | Offffffffffo | Offffffffffo | -- | $-\Delta 0 \Delta$ |
| IDIVS | $(\mathrm{D}) \div(\mathrm{X}) \Rightarrow \mathrm{X} \text {; Remainder } \Rightarrow \mathrm{D}$ <br> 16 by 16 Bit Integer Divide (signed) | INH | 1815 | Offffffffffo | Offffffffffo | - | $\Delta \Delta \Delta \Delta$ |
| INC opr16a INC oprxO_xysp INC oprx9,xysp INC oprx16,xysp INC [D,xysp] INC [oprx16,xysp] INCA INCB | $\begin{array}{ll} \hline(\mathrm{M})+\$ 01 \Rightarrow \mathrm{M} & \\ \text { Increment Memory Byte } & \\ & \\ & \\ \text { (A) }+\$ 01 \Rightarrow A & \text { Increment Acc. A } \\ \text { (B) }+\$ 01 \Rightarrow B & \text { Increment Acc. B } \end{array}$ | EXT IDX IDX1 IDX2 [D,IDX] [IDX2] INH INH | 72 hh ll 62 xb 62 xb ff 62 xb ee ff 62 xb 62 xb ee ff 42 52 | rPwo rPw rPwo frPwP fIfrPw fIPrPw 0 0 | rOPw $r P w$ $r P O w$ frPPw fIfrPw fIPrPw 0 0 | ---- | $\Delta \Delta \Delta-$ |
| INS | $(S P)+\$ 0001 \Rightarrow S P$ <br> Translates to LEAS 1,SP | IDX | 1B 81 | Pf | $\mathrm{PP}^{1}$ | ---- | ---- |
| INX | $(X)+\$ 0001 \Rightarrow X$ <br> Increment Index Register $X$ | INH | 08 | $\bigcirc$ | $\bigcirc$ | --- | - $\Delta--$ |
| INY | $(Y)+\$ 0001 \Rightarrow Y$ <br> Increment Index Register $Y$ | INH | 02 | $\bigcirc$ | $\bigcirc$ | ---- | - $\Delta--$ |
| JMP opr16a JMP oprx0_xysp JMP oprx9,xysp JMP oprx16,xysp JMP [D, xysp] JMP [oprx16,xysp] | $\begin{aligned} & \text { Routine address } \Rightarrow P C \\ & \text { Jump } \end{aligned}$ | EXT IDX IDX1 IDX2 [D,IDX] [IDX2] |  | PPP PPP PPP fPPP fIfPPP fIfPPP | PPP PPP PPP fPPP fIfPPP fIfPPP | ---- | -- |

Note 1. Due to internal CPU requirements, the program word fetch is performed twice to the same address during this instruction.

## Instruction Reference

Table A-1. Instruction Set Summary (Sheet 7 of 14)

| Source Form | Operation | Addr. <br> Mode | Machine Coding (hex) | HCS12 | M68HC12 | S X H | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JSR opr8a <br> JSR opr16a <br> JSR oprx0_xysp <br> JSR oprx9,xysp <br> JSR oprx16,xysp <br> JSR [D,xysp] <br> JSR [oprx16,xysp] | $\begin{aligned} & \text { (SP) }-2 \Rightarrow \mathrm{SP} ; \\ & \text { RTN }_{\mathrm{H}}: \mathrm{RTN} \\ & \text { Subroutine }_{\Rightarrow}^{\Rightarrow} \mathrm{M}_{(\mathrm{SPP})}: \mathrm{M}_{(\mathrm{SP}+1)} ; \\ & \text { Jump to Subroutine } \end{aligned}$ | DIR <br> EXT <br> IDX <br> IDX1 <br> IDX2 <br> [D,IDX] <br> [IDX2] |  | SPPP SPPP PPPS PPPS fPPPS fIfPPPS fIfPPPS | PPPS PPPS PPPS PPPS fPPPS fIfPPPS fIfPPPS | ---- | ---- |
| LBCC rel16 | Long Branch if Carry Clear (if $\mathrm{C}=0$ ) | REL | 1824 qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LBCS rel16 | Long Branch if Carry Set (if C=1) | REL | 1825 qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LBEQ rel16 | Long Branch if Equal (if $\mathrm{Z}=1$ ) | REL | 1827 qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | - | ---- |
| LBGE rel16 | Long Branch Greater Than or Equal (if $\mathrm{N} \oplus \mathrm{V}=0$ ) (signed) | REL | 18 2C qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LBGT rel16 | Long Branch if Greater Than (if $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ ) (signed) | REL | 18 2E qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LBHI rel16 | Long Branch if Higher (if $\mathrm{C}+\mathrm{Z}=0$ ) (unsigned) | REL | 1822 qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LBHS rel16 | Long Branch if Higher or Same (if $\mathrm{C}=0$ ) (unsigned) same function as LBCC | REL | 1824 qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LBLE rel16 | Long Branch if Less Than or Equal (if $Z+(N \oplus V)=1$ ) (signed) | REL | 18 2F qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LBLO rel16 | Long Branch if Lower (if $\mathrm{C}=1$ ) (unsigned) same function as LBCS | REL | 1825 qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LBLS rel16 | Long Branch if Lower or Same (if $C+Z=1$ ) (unsigned) | REL | 1823 qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LBLT rel16 | Long Branch if Less Than (if $\mathrm{N} \oplus \mathrm{V}=1$ ) (signed) | REL | 18 2D qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LBMI rel16 | Long Branch if Minus (if $\mathrm{N}=1$ ) | REL | 182 B qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | - | -- |
| LBNE rel16 | Long Branch if Not Equal (if $\mathrm{Z}=0$ ) | REL | 1826 qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | -- | - |
| LBPL rel16 | Long Branch if Plus (if $\mathrm{N}=0$ ) | REL | $182 \mathrm{~A} q \mathrm{q}$ rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | - | - |
| LBRA rel16 | Long Branch Always (if 1=1) | REL | 1820 qq rr | OPPP | OPPP | ---- | ---- |
| LBRN rel16 | Long Branch Never (if $1=0$ ) | REL | 1821 qq rr | OPO | OPO | ---- | ---- |
| LBVC rel16 | Long Branch if Overflow Bit Clear (if V=0) | REL | 1828 qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | - |
| LBVS rel16 | Long Branch if Overflow Bit Set (if V=1) | REL | 1829 qq rr | OPPP/OPO ${ }^{1}$ | OPPP/OPO ${ }^{1}$ | ---- | ---- |
| LDAA \#opr8i <br> LDAA opr8a <br> LDAA opr16a <br> LDAA oprx0_xysp <br> LDAA oprx9,xysp <br> LDAA oprx16,xysp <br> LDAA [D,xysp] <br> LDAA [oprx16,xysp] | $(M) \Rightarrow A$ <br> Load Accumulator A | $\begin{gathered} \hline \text { IMM } \\ \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ \text { [IDX2] } \end{gathered}$ |  | $\begin{aligned} & \mathrm{P} \\ & \text { rPf } \\ & \text { rPO } \\ & \text { rPf } \\ & \text { rPO } \\ & \text { frPp } \\ & \text { fIfrPf } \\ & \text { fIPrPf } \end{aligned}$ | $P$ $r f P$ $r O P$ $r f P$ $r P O$ frPP fIfrfP fIPrfP | ---- | $\Delta \Delta 0-$ |
| LDAB \#opr8i <br> LDAB opr8a <br> LDAB opr16a <br> LDAB oprx0_xysp <br> LDAB oprx9,xysp <br> LDAB oprx16,xysp <br> LDAB [D,xysp] <br> LDAB [oprx16,xysp] | $(\mathrm{M}) \Rightarrow \mathrm{B}$ <br> Load Accumulator B | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | C6 ii D6 dd F6 hh ll E6 xb E6 xb E6 xb E6 xb E6 xb | P rPf rPO rPf rPO frPP fIfrPf fIPrPf | $\begin{array}{r} P \\ r f P \\ r O P \\ r f P \\ r P O \\ \text { frPP } \\ \text { fIfrfP } \\ \text { fIPrfP } \end{array}$ | ---- | $\Delta \Delta 0-$ |
| LDD \#opr16i <br> LDD opr8a <br> LDD opr16a <br> LDD oprx0_xysp <br> LDD oprx9,xysp <br> LDD oprx16,xysp <br> LDD [D,xysp] <br> LDD [oprx16,xysp] | $\begin{array}{\|l\|} \hline(\mathrm{M}: \mathrm{M}+1) \Rightarrow \mathrm{A}: \mathrm{B} \\ \text { Load Double Accumulator } \mathrm{D}(\mathrm{~A}: B) \end{array}$ | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | CC $j j \mathrm{kk}$ DC dd FC hh ll EC $x b$ EC $x b$ ff EC $x b$ ee ff EC $x b$ EC $x b$ ee ff | PO RPf RPO RPf RPO fRPP fIfRPf fIPRPf | $O P$ $R f P$ $R O P$ $R f P$ $R P O$ $f R P P$ fIfRfP fIPRfP | ---- | $\Delta \Delta 0-$ |

Note 1. OPPP/OPO indicates this instruction takes four cycles to refill the instruction queue if the branch is taken and three cycles if the branch is not taken.

Table A-1. Instruction Set Summary (Sheet 8 of 14)

| Source Form | Operation | Addr. <br> Mode | Machine Coding (hex) | HCS12 | M68HC12 | S X HI | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LDS \#opr16i LDS opr8a LDS opr16a LDS oprx0_xysp LDS oprx9,xysp LDS oprx16,xysp LDS [D,xysp] LDS [oprx16,xysp] | $(M: M+1) \Rightarrow S P$ <br> Load Stack Pointer | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | CF jj kk DF dd FF hh ll EF xb EF xb ff EF xb ee ff EF xb EF xb ee ff | PO <br> RPf <br> RPO <br> RPf <br> RPO <br> fRPP <br> fIfRPf <br> fIPRPf | OP $R f P$ $R O P$ $R f P$ $R P O$ fRPP fIfRfP fIPRfP | ---- | $\Delta \Delta 0-$ |
| LDX \#opr16i <br> LDX opr8a <br> LDX opr16a <br> LDX oprx0_xysp <br> LDX oprx9,xysp <br> LDX oprx16,xysp <br> LDX [D,xysp] <br> LDX [oprx16,xysp] | $(M: M+1) \Rightarrow X$ <br> Load Index Register X | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | CE jj kk <br> DE dd <br> FE hh 11 <br> EE xb <br> EE xb ff <br> EE $x b$ ee ff <br> EE xb <br> EE xb ee ff | PO <br> RPf <br> RPO <br> RPf <br> RPO <br> fRPP <br> fIfRPf <br> fIPRPf | OP $R f P$ $R O P$ $R f P$ $R P O$ fRPP fIfRfP fIPRfP | -- | $\Delta \Delta 0-$ |
| LDY \#opr16i LDY opr8a LDY opr16a LDY oprx0_xysp LDY oprx9,xysp LDY oprx16,xysp LDY [D,xysp] LDY [oprx16,xysp] | $(\mathrm{M}: \mathrm{M}+1) \Rightarrow \mathrm{Y}$ <br> Load Index Register Y | $\begin{gathered} \hline \text { IMM } \\ \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ \text { [IDX2] } \end{gathered}$ | CD jj kk <br> DD dd <br> FD hh 11 <br> ED xb <br> ED $x b$ ff <br> ED $x b$ ee ff <br> ED xb <br> ED $x b$ ee ff | PO <br> RPf <br> RPO <br> RPf <br> RPO <br> fRPP <br> fIfRPf <br> fIPRPf | OP $R f P$ $R O P$ $R f P$ $R P O$ fRPP fIfRfP fIPRfP | ---- | $\Delta \Delta 0-$ |
| LEAS oprx0_xysp LEAS oprx9,xysp LEAS oprx16,xysp | Effective Address $\Rightarrow$ SP <br> Load Effective Address into SP | $\begin{aligned} & \hline \text { IDX } \\ & \text { IDX1 } \\ & \text { IDX2 } \end{aligned}$ | $\begin{aligned} & 1 B \text { xb } \\ & 1 B \mathrm{xb} \text { ff } \\ & 1 \mathrm{~B} \text { xb ee ff } \end{aligned}$ | Pf <br> PO <br> PP | $\mathrm{PP}^{1}$ PO PP | ---- | ---- |
| LEAX oprx0_xysp LEAX oprx9,xysp LEAX oprx16,xysp | Effective Address $\Rightarrow$ X Load Effective Address into $X$ | $\begin{aligned} & \hline \text { IDX } \\ & \text { IDX1 } \\ & \text { IDX2 } \end{aligned}$ | 1A xb <br> 1A xb ff <br> $1 \mathrm{~A} x \mathrm{x}$ ee ff | Pf <br> PO <br> PP | $\begin{array}{r} \hline \mathrm{PP}^{1} \\ \mathrm{PO} \\ \mathrm{PP} \end{array}$ | ---- | - |
| LEAY oprx0_xysp LEAY oprx9,xysp LEAY oprx16,xysp | Effective Address $\Rightarrow Y$ <br> Load Effective Address into $Y$ | $\begin{aligned} & \hline \text { IDX } \\ & \text { IDX1 } \\ & \text { IDX2 } \end{aligned}$ | $\begin{aligned} & 19 \mathrm{xb} \\ & 19 \mathrm{xb} \text { ff } \\ & 19 \mathrm{xb} \text { ee ff } \end{aligned}$ | Pf <br> PO <br> PP | $\mathrm{PP}^{1}$ PO PP | ---- | ---- |
| LSL opr16a <br> LSL oprx0_xysp <br> LSL oprx9,xysp <br> LSL oprx16,xysp <br> LSL [D, xysp] <br> LSL [oprx16,xysp] <br> LSLA <br> LSLB | Logical Shift Left same function as ASL <br> Logical Shift Accumulator A to Left Logical Shift Accumulator B to Left | $\begin{gathered} \hline \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ {[\text { IDX2] }} \\ \text { INH } \\ \text { INH } \end{gathered}$ | ```78 hh ll 68 xb 68 xb ff 68 xb ee ff 68 xb 68 xb ee ff 48 58``` | rPwo <br> rPw <br> rPwo <br> frPPw <br> fIfrPw <br> fIPrPw <br> 0 <br> 0 | rOPw $r P w$ rPOw frPPw fIfrPw fIPrPw 0 0 | ---- | $\Delta \Delta \Delta \Delta$ |
| LSLD |  | INH | 59 | 0 | 0 | ---- | $\Delta \Delta \Delta \Delta$ |
| LSR opr16a <br> LSR oprx0_xysp <br> LSR oprx9,xysp <br> LSR oprx16,xysp <br> LSR [D,xysp] <br> LSR [oprx16,xysp] <br> LSRA <br> LSRB | Logical Shift Accumulator A to Right Logical Shift Accumulator B to Right | $\begin{aligned} & \text { EXT } \\ & \text { IDX } \\ & \text { IDX1 } \\ & \text { IDX2 } \\ & \text { [D,IDX] } \\ & \text { [IDX2] } \\ & \text { INH } \\ & \text { INH } \end{aligned}$ | ```74 hh ll 64 xb 64 xb ff 64 xb ee ff 64 xb 64 xb ee ff 44 54``` | ```rPwO rPw rPwO frPwP fIfrPw fIPrPw O O``` | rOPw rPw rPOw frPPw fIfrPw fIPrPw 0 0 | --- | $0 \Delta \Delta \Delta$ |
| LSRD |  | INH | 49 | 0 | 0 | ---- | $0 \Delta \Delta \Delta$ |
| MAXA oprx0_xysp MAXA oprx9,xysp MAXA oprx16,xysp MAXA [D,xysp] MAXA [oprx16,xysp] | $\operatorname{MAX}((\mathrm{A}),(\mathrm{M})) \Rightarrow \mathrm{A}$ <br> MAX of 2 Unsigned 8-Bit Values <br> $\mathrm{N}, \mathrm{Z}, \mathrm{V}$ and C status bits reflect result of internal compare ((A) - (M)). | $\begin{gathered} \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ {[\text { IDX2] }} \end{gathered}$ | $\begin{array}{\|lllll} \hline 18 & 18 & \mathrm{xb} & & \\ 18 & 18 & \mathrm{xb} & \mathrm{ff} & \\ 18 & 18 & \mathrm{xb} & \text { ee } & \mathrm{ff} \\ 18 & 18 & \mathrm{xb} & & \\ 18 & 18 & \mathrm{xb} & \text { ee } & \mathrm{ff} \end{array}$ | OrPf <br> OrPO <br> Ofrpp <br> OfIfrPf <br> OfIPrPf | OrfP OrPO OfrPP OfIfrfP OfIPrfP | -- | $\Delta \Delta \Delta \Delta$ |

Note 1. Due to internal CPU requirements, the program word fetch is performed twice to the same address during this instruction.

Instruction Reference

Table A-1. Instruction Set Summary (Sheet 9 of 14)

| Source Form | Operation | Addr. Mode | Machine Coding (hex) | HCS12 | M68HC12 | SXHI | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MAXM oprx0_xysp MAXM oprx9,xysp MAXM oprx16,xysp MAXM [D,xysp] MAXM [oprx16,xysp] | $\operatorname{MAX}((\mathrm{A}),(\mathrm{M})) \Rightarrow \mathrm{M}$ <br> MAX of 2 Unsigned 8-Bit Values <br> $\mathrm{N}, \mathrm{Z}, \mathrm{V}$ and C status bits reflect result of internal compare ((A) - (M)). | $\begin{gathered} \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ \text { [IDX2] } \end{gathered}$ | 18 1C xb <br> 18 1C xb ff <br> 18 1C xb ee ff <br> 18 1C xb <br> 18 1C xb ee ff | OrPw <br> OrPwo <br> OfrPwP <br> OfIfrPw <br> OfIPrPw | OrPw OrPwO OfrPwP OfIfrPw OfIPrPw | --- | $\Delta \Delta \Delta \Delta$ |
| MEM | ```\(\mu\) (grade) \(\Rightarrow \mathrm{M}_{(\mathrm{Y})}\); \((X)+4 \Rightarrow X ;(Y)+1 \Rightarrow Y ; A\) unchanged if \((\mathrm{A})<\mathrm{P} 1\) or \((\mathrm{A})>\mathrm{P} 2\) then \(\mu=0\), else \(\mu=\operatorname{MIN}[((A)-\) P1 \() \times S 1,(P 2-(A)) \times S 2, \$ F F]\) where: A = current crisp input value; X points at 4-byte data structure that describes a trapezoidal membership function (P1, P2, S1, S2); Y points at fuzzy input (RAM location). See CPU12 Reference Manual for special cases.``` | Special | 01 | RRfow | RRfow | --?- | ???? |
| MINA oprx0_xysp MINA oprx9,xysp MINA oprx16,xysp MINA [D,xysp] MINA [oprx16,xysp] | $\operatorname{MIN}((A),(M)) \Rightarrow A$ <br> MIN of 2 Unsigned 8-Bit Values <br> $\mathrm{N}, \mathrm{Z}, \mathrm{V}$ and C status bits reflect result of internal compare ((A) - (M)). | IDX <br> IDX1 <br> IDX2 <br> [D,IDX] <br> [IDX2] | $\begin{array}{lllll} \hline 18 & 19 & \mathrm{xb} & & \\ 18 & 19 & \mathrm{xb} & \mathrm{ff} & \\ 18 & 19 & \mathrm{xb} & \text { ee } \mathrm{ff} \\ 18 & 19 \mathrm{xb} & \\ 18 & 19 \mathrm{xb} \text { ee } \mathrm{ff} \end{array}$ | OrPf <br> OrPo <br> Ofrpp <br> OfIfrpf <br> OfIPrPf | OrfP OrPO OfrPP OfIfrfP OfIPrfP | ---- | $\Delta \Delta \Delta \Delta$ |
| MINM oprx0_xysp <br> MINM oprx9,xysp <br> MINM oprx16,xysp <br> MINM [D,xysp] <br> MINM [oprx16,xysp] | $\operatorname{MIN}((A),(\mathrm{M})) \Rightarrow \mathrm{M}$ <br> MIN of 2 Unsigned 8-Bit Values <br> $\mathrm{N}, \mathrm{Z}, \mathrm{V}$ and C status bits reflect result of internal compare ((A) - (M)). | $\begin{gathered} \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ \text { [IDX2] } \end{gathered}$ | $\begin{array}{\|lll} \hline 18 & 1 D & x b \\ 18 & 1 D & x b \\ 18 & 1 D & \text { xb ee ff } \\ 18 & 1 D & x b \\ 18 & 1 D & x b \\ & \text { ee ff } \end{array}$ | OrPw <br> OrPwo <br> OfrPwP <br> OfIfrPw <br> OfIPrPw | OrPw OrPwO OfrPwP OfIfrPw OfIPrPw | ---- | $\Delta \Delta \Delta \Delta$ |
| MOVB \#opr8, opr16a ${ }^{1}$ MOVB \#opr8i, oprx0_xysp ${ }^{1}$ MOVB opr16a, opr16a MOVB opr16a, oprx0_xysp ${ }^{1}$ MOVB oprx0_xysp, opr16a ${ }^{1}$ MOVB oprx0_xysp, oprx0_xysp ${ }^{1}$ | $\left(M_{1}\right) \Rightarrow M_{2}$ <br> Memory to Memory Byte-Move (8-Bit) | IMM-EXT IMM-IDX EXT-EXT EXT-IDX IDX-EXT IDX-IDX | 18 $0 B$ <br> ii hh ll  <br> 18 08 <br> xb ii <br> 18 0 C hh ll hh 11 <br> 18 09 xb hh ll <br> 18 $0 \mathrm{D} x \mathrm{hh}$ ll <br> 18 $0 \mathrm{~A} x \mathrm{xb}$ | OPwP <br> OPwO <br> OrPwPo <br> OPrPw <br> OrPwP <br> OrPwO | $\begin{array}{\|r\|} \hline \text { OPwP } \\ \text { OPPwO } \\ \text { OrPwo } \\ \text { OPrPw } \\ \text { OrPwP } \\ \text { OrPwO } \end{array}$ | ---- | ---- |
| MOVW \#oprx16, opr16a MOVW \#opr16i, oprx0_xysp ${ }^{1}$ MOVW opr16a, opr16a ${ }^{1}$ MOVW opr16a, oprx0_xysp ${ }^{1}$ MOVW oprx0_xysp, opr16a ${ }^{1}$ MOVW oprx0_xysp,oprx0_xysp ${ }^{1}$ | $\begin{aligned} & \left(M: M+1_{1}\right) \Rightarrow M: M+1_{2} \\ & \text { Memory to Memory Word-Move (16-Bit) } \end{aligned}$ | IMM-EXT IMM-IDX EXT-EXT EXT-IDX IDX-EXT IDX-IDX | 18 03 jj kk hh  <br> 18    <br> 18 00 xb jj <br> 18 kk   <br> 18 04 hh ll hh  <br> 11 01 xb hh <br> ll    <br> 18 05 xb hh <br> 11    <br> 18 02 xb xb | OPWPO OPPW ORPWPO OPRPW ORPWP ORPWO |  | ---- | ---- |
| MUL | $(A) \times(B) \Rightarrow A: B$ <br> 8 by 8 Unsigned Multiply | INH | 12 | $\bigcirc$ | ffo | ---- | --- $\Delta$ |
| NEG opr16a NEG oprx0_xysp NEG oprx9,xysp NEG oprx16,xysp NEG [D,xysp] NEG [oprx16,xysp] NEGA <br> NEGB | $0-(M) \Rightarrow M \text { equivalent to }(\bar{M})+1 \Rightarrow M$ <br> Two's Complement Negate $\begin{aligned} & 0-(A) \Rightarrow A \text { equivalent to }(\bar{A})+1 \Rightarrow A \\ & \text { Negate Accumulator } A \\ & 0-(B) \Rightarrow B \text { equivalent to }(\bar{B})+1 \Rightarrow B \\ & \text { Negate Accumulator } B \end{aligned}$ | EXT <br> IDX <br> IDX1 <br> IDX2 <br> [D,IDX] <br> [IDX2] <br> INH <br> INH | 70 hh ll 60 xb 60 xb ff 60 xb ee ff 60 xb 60 xb ee ff 40 50 | rPwo rPw rPwo frPwP fIfrPw fIPrPw 0 0 | rOPw $r P w$ rPOw frPPw fIfrPw fIPrPw 0 0 | ---- | $\Delta \Delta \Delta \Delta$ |
| NOP | No Operation | INH | A7 | - | 0 | ---- | ---- |
| ORAA \#opr8i ORAA opr8a ORAA opr16a ORAA oprx0_xysp ORAA oprx9,xysp ORAA oprx16,xysp ORAA [D,xysp] ORAA [oprx16,xysp] | $(A)+(M) \Rightarrow A$ <br> Logical OR A with Memory | IMM <br> DIR <br> EXT <br> IDX <br> IDX1 <br> IDX2 <br> [D,IDX] <br> [IDX2] | 8A ii <br> 9A dd <br> BA hh 11 <br> AA xb <br> AA $x b$ ff <br> AA $x b$ ee $f f$ <br> AA xb <br> AA $x b$ ee $f f$ | $\begin{array}{\|l\|} \hline \text { P } \\ \text { rPf } \\ \text { rPO } \\ \text { rPf } \\ \text { rPo } \\ \text { frPP } \\ \text { fIfrPf } \\ \text { fIPrPf } \end{array}$ | $P$ $r f P$ $r O P$ $r f P$ $r P O$ $f r P P$ fIfrfP fIPrfp | ---- | $\Delta \Delta 0$ - |

Note 1. The first operand in the source code statement specifies the source for the move.

Table A-1. Instruction Set Summary (Sheet 10 of 14)

| Source Form | Operation | Addr. Mode | Machine Coding (hex) | HCS12 Access Detail $\quad$ M68HC12 | SXHI | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ORAB \#opr8i ORAB opr8a ORAB opr16a ORAB oprx0_xysp ORAB oprx9,xysp ORAB oprx16,xysp ORAB [D,xysp] ORAB [oprx16,xysp] | $(B)+(M) \Rightarrow B$ <br> Logical OR B with Memory | $\begin{gathered} \hline \text { IMM } \\ \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ {[\text { IDX2] }} \end{gathered}$ | CA ii <br> DA dd <br> FA hh ll <br> EA xb <br> EA xb ff <br> EA xb ee ff <br> EA xb <br> EA xb ee ff | P $P$ P <br> rPf rfP <br> rPO rOP <br> rPf rfP <br> rPO rPO <br> frPP frPP <br> fIfrPf fIfrfP <br> fIPrPf fIPrfP | ---- | $\Delta \Delta 0$ - |
| ORCC \#opr8i | $\begin{aligned} & \text { (CCR) }+M \Rightarrow \text { CCR } \\ & \text { Logical OR CCR with Memory } \end{aligned}$ | IMM | 14 ii | P | $\Uparrow-\Uparrow \Uparrow$ | $\Uparrow \Uparrow \Uparrow \Uparrow$ |
| PSHA | $(S P)-1 \Rightarrow S P ;(A) \Rightarrow M_{(S P)}$ <br> Push Accumulator A onto Stack | INH | 36 | Os 0s | ---- | ---- |
| PSHB | $(S P)-1 \Rightarrow S P ;(B) \Rightarrow M_{(S P)}$ <br> Push Accumulator B onto Stack | INH | 37 | Os 0s | ---- | --- |
| PSHC | $(S P)-1 \Rightarrow S P ;(C C R) \Rightarrow M_{(S P)}$ <br> Push CCR onto Stack | INH | 39 | Os 0s | ---- | ---- |
| PSHD | $(S P)-2 \Rightarrow S P ;(A: B) \Rightarrow M_{(S P)}: M_{(S P+1)}$ <br> Push D Accumulator onto Stack | INH | 3B | OS OS | ---- | ---- |
| PSHX | $(S P)-2 \Rightarrow S P ;\left(X_{H}: X_{L}\right) \Rightarrow M_{(S P)}: M_{(S P+1)}$ <br> Push Index Register X onto Stack | INH | 34 | OS OS | ---- | ---- |
| PSHY | $(S P)-2 \Rightarrow S P ;\left(Y_{H}: Y_{L}\right) \Rightarrow M_{(S P)}: M_{(S P+1)}$ <br> Push Index Register Y onto Stack | INH | 35 | OS OS | ---- | ---- |
| PULA | $\left(M_{(S P)}\right) \Rightarrow A ;(S P)+1 \Rightarrow S P$ Pull Accumulator A from Stack | INH | 32 | ufo ufo | ---- | --- |
| PULB | $\left(M_{(S P)}\right) \Rightarrow B ;(S P)+1 \Rightarrow S P$ <br> Pull Accumulator B from Stack | INH | 33 | ufo ufo | ---- | ---- |
| PULC | $\left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{CCR} ;(\mathrm{SP})+1 \Rightarrow \mathrm{SP}$ <br> Pull CCR from Stack | INH | 38 | ufo ufo | $\Delta \Downarrow \Delta \Delta$ | $\Delta \Delta \Delta \Delta$ |
| PULD | $\left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{A}: \mathrm{B} ;(\mathrm{SP})+2 \Rightarrow \mathrm{SP}$ <br> Pull D from Stack | INH | 3A | UfO UfO | ---- | ---- |
| PULX | $\left(\mathrm{M}_{(S \mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{X}_{\mathrm{H}}: \mathrm{X}_{\mathrm{L}} ;(\mathrm{SP})+2 \Rightarrow \mathrm{SP}$ <br> Pull Index Register $X$ from Stack | INH | 30 | UfO UfO | ---- | ---- |
| PULY | $\left(\mathrm{M}_{(S P)}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow Y_{\mathrm{H}}: \mathrm{Y}_{\mathrm{L}} ;(\mathrm{SP})+2 \Rightarrow \mathrm{SP}$ <br> Pull Index Register $Y$ from Stack | INH | 31 | UfO UfO | ---- | - |
| REV | MIN-MAX rule evaluation <br> Find smallest rule input (MIN). <br> Store to rule outputs unless fuzzy output is already larger (MAX). <br> For rule weights see REVW. <br> Each rule input is an 8-bit offset from the base address in Y . Each rule output is an 8-bit offset from the base address in Y . \$FE separates rule inputs from rule outputs. \$FF terminates the rule list. <br> REV may be interrupted. | Special | 18 3A | $\operatorname{Orf}(t, t x) O$ $\operatorname{Orf}(t, t x) O$ <br> (exit + re-entry replaces comma <br> above if interrupted)  <br> ff $+\operatorname{Orf}(t, \quad f f+\operatorname{Orf}(t$,  | --?- | $? ? \Delta ?$ |
| REVW | MIN-MAX rule evaluation <br> Find smallest rule input (MIN), <br> Store to rule outputs unless fuzzy output is already larger (MAX). <br> Rule weights supported, optional. <br> Each rule input is the 16 -bit address of a fuzzy input. Each rule output is the 16 -bit address of a fuzzy output. The value \$FFFE separates rule inputs from rule outputs. \$FFFF terminates the rule list. <br> REVW may be interrupted. | Special | 18 3B | $\operatorname{ORf}(t, T x) O$ $\operatorname{ORf}(t, T x) O$ <br> $($ loop to read weight if enabled)  <br> $(r, R f R f)$ $(r, R f R f)$ <br> (exit + re-entry replaces comma <br> above if interrupted) <br> ffff $+\operatorname{ORf}(t, \quad f f f+\operatorname{ORf}(t$, | --?- | ?? $\Delta$ ! |

Table A-1. Instruction Set Summary (Sheet 11 of 14)

| Source Form | Operation | Addr. Mode | Machine Coding (hex) | HCS12 Access Detail | SXHI | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ROL opr16a <br> ROL oprx0_xysp <br> ROL oprx9,xysp <br> ROL oprx16,xysp <br> ROL [D,xysp] <br> ROL [oprx16,xysp] <br> ROLA <br> ROLB |  | EXT IDX IDX1 IDX2 [D,IDX] [IDX2] INH INH | 75 hh ll 65 xb 65 xb ff 65 xb ee ff 65 xb 65 xb ee ff 45 55 | rPwo rOPw <br> rPw rPw <br> rPwO rPOw <br> frPwP frPPw <br> fIfrPw fIfrPw <br> fIPrPw fIPrPw <br> 0 0 <br> 0 0 | ---- | $\Delta \Delta \Delta \Delta$ |
| ROR opr16a ROR oprx0_xysp ROR oprx9,xysp ROR oprx16,xysp ROR [D,xysp] ROR [oprx16,xysp] RORA RORB |  | EXT IDX IDX1 IDX2 [D,IDX] [IDX2] INH INH |  | rPwo rOPw <br> rPw rPw <br> rPwo rPOw <br> frPwP frPPw <br> fIfrPw fIfrPw <br> fIPrPw fIPrPw <br> 0 0 <br> 0 0 | ---- | $\Delta \Delta \Delta \Delta$ |
| RTC | $\begin{aligned} & \left(\mathrm{M}_{(\mathrm{SP})}\right) \Rightarrow \mathrm{PPAGE} ;(\mathrm{SP})+1 \Rightarrow \mathrm{SP} ; \\ & \left(\mathrm{M}_{(\mathrm{SP}}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{PC}_{\mathrm{H}}: P C_{\mathrm{L}} ; \\ & (\mathrm{SP})+2 \Rightarrow \mathrm{SP} \\ & \text { Return from Call } \end{aligned}$ | INH | OA | uUnfPPP uUnPPP | ---- | ---- |
| RTI | $\begin{aligned} & \left(M_{(S P)}\right) \Rightarrow C C R ;(S P)+1 \Rightarrow S P \\ & \left(M_{(S P P}: M_{(S P+1)}\right) \Rightarrow B: A ;(S P)+2 \Rightarrow S P \\ & \left(M_{(S P}: M_{(S P+1)}\right) \Rightarrow X_{H}: X_{L} ;(S P)+4 \Rightarrow S P \\ & \left(M_{(S P}: M_{(S P+1)}\right) \Rightarrow \mathrm{PC}_{H}: P C_{L} ;(S P)-2 \Rightarrow S P \\ & \left(M_{(S P}: M_{(S P+1)}\right) \Rightarrow Y_{H}: Y_{L} ;(S P)+4 \Rightarrow S P \\ & \text { Return from Interrupt } \end{aligned}$ | INH | OB | uUUUUPPP uUUUUPPPP <br> (with interrupt pending)  <br> uUUUUVfPPP $\quad$ uUUUUfVfPPP  | $\Delta \Downarrow \Delta \Delta$ | $\Delta \Delta \Delta \Delta$ |
| RTS | $\begin{aligned} & \left(\mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}\right) \Rightarrow \mathrm{PC}_{\mathrm{H}}: \mathrm{PC}_{\mathrm{L}} ; \\ & (\mathrm{SP})+2 \Rightarrow \mathrm{SP} \end{aligned}$ <br> Return from Subroutine | INH | 3D | UfPPP UfPPP | ---- | ---- |
| SBA | $(A)-(B) \Rightarrow A$ <br> Subtract $B$ from A | INH | 1816 | OO 00 | ---- | $\Delta \Delta \Delta \Delta$ |
| SBCA \#opr8i <br> SBCA opr8a <br> SBCA opr16a <br> SBCA oprx0_xysp <br> SBCA oprx9,xysp <br> SBCA oprx16,xysp <br> SBCA [D,xysp] <br> SBCA [oprx16,xysp] | $(A)-(M)-C \Rightarrow A$ <br> Subtract with Borrow from A | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | $\begin{aligned} & 82 \text { ii } \\ & 92 \text { dd } \\ & \text { B2 } \\ & \text { hh } \\ & \text { A2 } \\ & \text { xb } \\ & \text { A2 } \\ & \text { xb } \\ & \text { A2 } \\ & \text { xb } \\ & \text { A2 } \\ & \text { Ab } \\ & \text { A2 } \\ & \text { xb } \end{aligned}$ | P $P$ <br> rPf $r f P$ <br> rPO rOP <br> rPf $r f P$ <br> rPO rPO <br> frPP frPP <br> fIfrPf fIfrfP <br> fIPrPf fIPrfP | ---- | $\Delta \Delta \Delta \Delta$ |
| SBCB \#opr8i <br> SBCB opr8a <br> SBCB opr16a <br> SBCB oprx0_xysp <br> SBCB oprx9,xysp <br> SBCB oprx16,xysp <br> SBCB [D,xysp] <br> SBCB [oprx16,xysp] | $(\mathrm{B})-(\mathrm{M})-\mathrm{C} \Rightarrow \mathrm{~B}$ <br> Subtract with Borrow from B | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | $\begin{aligned} & \text { C2 } \\ & \text { ii } \\ & \text { D2 } \\ & \text { dd } \\ & \text { F2 } \\ & \text { hh } \\ & \text { E2 } \\ & \text { xb } \\ & \text { E2 } \\ & \text { xb } \\ & \text { E2 } \\ & \text { xb } \\ & \text { E2 } \\ & \text { xb } \\ & \text { E2 } \end{aligned} \text { xb ee ff }$ | P $P$ <br> $r P f$ $r f P$ <br> $r P O$ $r O P$ <br> $r P f$ $r f P$ <br> $r P O$ rPO <br> frPP frPP <br> fIfrPf fIfrfP <br> fIPrPf fIPrfP | ---- | $\Delta \Delta \Delta \Delta$ |
| SEC | $1 \Rightarrow C$ <br> Translates to ORCC \#\$01 | IMM | 1401 | P | ---- | ---1 |
| SEI | $1 \Rightarrow$ I; (inhibit I interrupts) Translates to ORCC \#\$10 | IMM | 1410 | P P | ---1 | ---- |
| SEV | $\begin{aligned} & \begin{array}{l} 1 \Rightarrow \mathrm{~V} \\ \text { Translates to ORCC \#\$02 } \end{array} \end{aligned}$ | IMM | 1402 | P | ---- | --1- |
| SEX abc,dxys | $\$ 00:(\mathrm{r} 1) \Rightarrow \mathrm{r} 2$ if r 1 , bit 7 is 0 or $\$ F F:(\mathrm{r} 1) \Rightarrow \mathrm{r} 2$ if r 1 , bit 7 is 1 <br> Sign Extend 8-bit r1 to 16-bit r2 r1 may be A, B, or CCR r2 may be $\mathrm{D}, \mathrm{X}, \mathrm{Y}$, or SP <br> Alternate mnemonic for TFR r1, r2 | INH | B7 eb | P | ---- | ---- |

Table A-1. Instruction Set Summary (Sheet 12 of 14)

| Source Form | Operation | Addr. <br> Mode | Machine Coding (hex) | HCS12 Access Detail | S X H I | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STAA opr8a <br> STAA opr16a <br> STAA oprx0_xysp <br> STAA oprx9,xysp <br> STAA oprx16,xysp <br> STAA [D,xysp] <br> STAA [oprx16,xysp] | $(A) \Rightarrow M$ <br> Store Accumulator A to Memory | $\begin{gathered} \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ \text { [IDX2] } \end{gathered}$ | 5A dd <br> 7A hh 11 <br> 6 A xb <br> 6A xb ff <br> $6 \mathrm{~A} x \mathrm{x}$ ee ff <br> 6 A xb <br> $6 \mathrm{~A} x \mathrm{x}$ ee ff | Pw Pw <br> PwO wOP <br> Pw Pw <br> PwO PwO <br> PwP PwP <br> PIfw PIfPw <br> PIPw PIPPw | --- | $\Delta \Delta 0-$ |
| STAB opr8a <br> STAB opr16a <br> STAB oprx0_xysp <br> STAB oprx9,xysp <br> STAB oprx16,xysp <br> STAB [D,xysp] <br> STAB [oprx16,xysp] | $(B) \Rightarrow M$ <br> Store Accumulator B to Memory | DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | ```5B dd \\ 7B hh 11 \\ 6B xb \\ 6B xb ff \\ \(6 \mathrm{~B} x \mathrm{x}\) ee ff \\ 6B xb \\ 6 B xb ee ff``` | Pw Pw <br> PwO wOP <br> Pw Pw <br> PwO PwO <br> PwP PwP <br> PIfw PIfPw <br> PIPw PIPPw | ---- | $\Delta \Delta 0-$ |
| STD opr8a <br> STD opr16a <br> STD oprx0_xysp <br> STD oprx9,xysp <br> STD oprx16,xysp <br> STD [D,xysp] <br> STD [oprx16,xysp] | $(A) \Rightarrow M,(B) \Rightarrow M+1$ <br> Store Double Accumulator | DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | ```5C dd 7C hh ll 6C xb 6C xb ff 6C xb ee ff 6C xb 6C xb ee ff``` | PW PW <br> PWO WOP <br> PW PW <br> PWO PWO <br> PWP PWP <br> PIfW PIfPW <br> PIPW PIPPW | --- | $\Delta \Delta 0-$ |
| STOP | (SP) $-2 \Rightarrow S P$; <br> RTN $_{H}:$ RTN $_{\mathrm{L}} \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}$; <br> $(S P)-2 \Rightarrow S P ;\left(Y_{H}: Y_{L}\right) \Rightarrow M_{(S P)}: M_{(S P+1)}$; <br> $\left.(S P)-2 \Rightarrow S P ;\left(X_{H}: X_{L}\right) \Rightarrow M_{(S P)}: M_{(S P+1)}\right) ;$ <br> $(S P)-2 \Rightarrow S P ;(B: A) \Rightarrow M_{(S P)}: M_{(S P+1)}$; <br> $(S P)-1 \Rightarrow S P ;(C C R) \Rightarrow M_{(S P)}$; <br> STOP All Clocks <br> Registers stacked to allow quicker recovery by interrupt. <br> If $S$ control bit $=1$, the STOP instruction is disabled and acts like a two-cycle NOP. | INH | 18 3E |  | ---- | ---- |
| STS opr8a <br> STS opr16a <br> STS oprx0_xysp <br> STS oprx9,xysp <br> STS oprx16,xysp <br> STS [D,xysp] <br> STS [oprx16,xysp] | $\left(S P_{\mathrm{H}}: S P_{\mathrm{L}}\right) \Rightarrow \mathrm{M}: M+1$ <br> Store Stack Pointer | DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | ```5F dd 7F hh ll 6F xb 6F xb ff 6F xb ee ff 6F xb 6F xb ee ff``` | PW PW <br> PWO WOP <br> PW PW <br> PWO PWO <br> PWP PWP <br> PIfW PIfPW <br> PIPW PIPPW | ---- | $\Delta \Delta 0-$ |
| STX opr8a <br> STX opr16a <br> STX oprx0_xysp <br> STX oprx9,xysp <br> STX oprx16,xysp <br> STX [D,xysp] <br> STX [oprx16,xysp] | $\left(X_{H}: X_{L}\right) \Rightarrow M: M+1$ <br> Store Index Register $X$ | DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 5E dd <br> 7E hh 11 <br> 6 E xb <br> 6 Exb ff <br> 6 Exb ee ff <br> 6 E xb <br> 6 Exb ee ff | PW PW <br> PWO WOP <br> PW PW <br> PWO PWO <br> PWP PWP <br> PIfW PIfPW <br> PIPW PIPPW | --- | $\Delta \Delta 0-$ |
| STY opr8a <br> STY opr16a <br> STY oprx0_xysp <br> STY oprx9,xysp <br> STY oprx16,xysp <br> STY [D, xysp] <br> STY [oprx16,xysp] | $\left(\mathrm{Y}_{\mathrm{H}}: \mathrm{Y}_{\mathrm{L}}\right) \Rightarrow \mathrm{M}: M+1$ <br> Store Index Register $Y$ | $\begin{gathered} \hline \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ \text { [IDX2] } \end{gathered}$ | 5D dd <br> 7D hh 11 <br> 6D xb <br> 6D xb ff <br> 6D xb ee ff <br> 6D xb <br> 6D xb ee ff | PW PW <br> PWO WOP <br> PW PW <br> PWO PWO <br> PWP PWP <br> PIfW PIfPW <br> PIPW PIPPW | ---- | $\Delta \Delta 0-$ |
| SUBA \#opr8i <br> SUBA opr8a <br> SUBA opr16a <br> SUBA oprx0_xysp <br> SUBA oprx9,xysp <br> SUBA oprx16,xysp <br> SUBA [D,xysp] <br> SUBA [oprx16,xysp] | (A) - $(\mathrm{M}) \Rightarrow \mathrm{A}$ <br> Subtract Memory from Accumulator A | $\begin{gathered} \hline \text { IMM } \\ \text { DIR } \\ \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ \text { [IDX2] } \end{gathered}$ | $\begin{aligned} & 80 \text { ii } \\ & 90 \text { dd } \\ & \text { B0 hh } 11 \\ & \text { A0 xb } \\ & \text { A0 xb ff } \\ & \text { A0 xb ee ff } \\ & \text { A0 xb } \\ & \text { A0 xb ee ff } \end{aligned}$ | P $P$ <br> rPf $r f P$ <br> rPO $r O P$ <br> rPf $r f P$ <br> rPO rPO <br> frPP frPP <br> fIfrPf fIfrfP <br> fIPrPf fIPrfP | --- | $\Delta \Delta \Delta \Delta$ |

Table A-1. Instruction Set Summary (Sheet 13 of 14)

| Source Form | Operation | Addr. <br> Mode | Machine Coding (hex) | HCS12 | ail <br> M68HC12 | SXHI | N Z V C |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUBB \#opr8i <br> SUBB opr8a <br> SUBB opr16a <br> SUBB oprx0_xysp <br> SUBB oprx9,xysp <br> SUBB oprx16,xysp <br> SUBB [D,xysp] <br> SUBB [oprx16,xysp] | $(\mathrm{B})-(\mathrm{M}) \Rightarrow \mathrm{B}$ <br> Subtract Memory from Accumulator B | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] |  | P <br> rPf <br> rPO <br> rPf <br> rPO <br> frPP <br> fIfrpf <br> fIPrPf | P rfP rOP rfP rPO frPP fIfrfP fIPrfP | ---- | $\Delta \Delta \Delta \Delta$ |
| SUBD \#opr16i <br> SUBD opr8a <br> SUBD opr16a <br> SUBD oprx0_xysp <br> SUBD oprx9,xysp <br> SUBD oprx16,xysp <br> SUBD [D,xysp] <br> SUBD [oprx16,xysp] | $(\mathrm{D})-(\mathrm{M}: \mathrm{M}+1) \Rightarrow \mathrm{D}$ <br> Subtract Memory from $D(A: B)$ | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 83 jj kk <br> 93 dd <br> B3 hh 11 <br> A3 xb <br> A3 xb ff <br> A3 $x b$ ee ff <br> A3 xb <br> A3 $x b$ ee $f f$ | PO RPf RPO RPf RPO fRPP fIfRPf fIPRPf | $O P$ $R f P$ $R O P$ $R f P$ $R P O$ fRPP fIfRfP fIPRfP | ---- | $\Delta \Delta \Delta \Delta$ |
| SWI | (SP) - $2 \Rightarrow$ SP; <br> $\mathrm{RTN}_{\mathrm{H}}: \operatorname{RTN}_{\mathrm{L}} \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}$; <br> $(S P)-2 \Rightarrow S P ;\left(Y_{H}: Y_{L}\right) \Rightarrow M_{(S P)}: M_{(S P+1)} ;$ <br> $(S P)-2 \Rightarrow S P ;\left(X_{H}: X_{L}\right) \Rightarrow M_{(S P)}: M_{(S P+1)}$; <br> $(S P)-2 \Rightarrow S P ;(B: A) \Rightarrow M_{(S P)}: M_{(S P+1)}$; <br> $(S P)-1 \Rightarrow S P ;(C C R) \Rightarrow M_{(S P)}$ <br> $1 \Rightarrow \mathrm{I}$; (SWI Vector) $\Rightarrow \mathrm{PC}$ <br> Software Interrupt | INH | 3F | VSPSSPSsP* <br> VfPPP | VSPSSPSsP* | ---1 $11-1$ | ---- ---- |


| TAB | $(\mathrm{A}) \Rightarrow \mathrm{B}$ <br> Transfer A to B | INH | 18 OE | OO | -0 | ---- | $\Delta \Delta 0$ - |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TAP | $\begin{aligned} & (\mathrm{A}) \Rightarrow \text { CCR } \\ & \text { Translates to TFR A }, \mathrm{CCR} \end{aligned}$ | INH | B7 02 | P | P | $\Delta \Downarrow \Delta \Delta$ | $\Delta \Delta \Delta \Delta$ |
| TBA | $\begin{aligned} & \hline(\mathrm{B}) \Rightarrow \mathrm{A} \\ & \text { Transfer B to } \mathrm{A} \end{aligned}$ | INH | 18 OF | 00 | 00 | ---- | $\Delta \Delta 0$ - |
| TBEQ abdxys,rel9 | If (cntr) $=0$, then Branch; else Continue to next instruction <br> Test Counter and Branch if Zero (cntr = A, B, D, X,Y, or SP) | $\begin{aligned} & \hline \text { REL } \\ & (9-\text {-bit) } \end{aligned}$ | 04 lb rr | PPP (branch) PPO (no branch) | PPP | ---- | ---- |
| TBL oprx0_xysp | $(M)+[(B) \times((M+1)-(M))] \Rightarrow A$ <br> 8-Bit Table Lookup and Interpolate <br> Initialize B, and index before TBL. <br> <ea> points at first 8 -bit table entry $(M)$ and $B$ is fractional part of lookup value. <br> (no indirect addressing modes or extensions allowed) | IDX | 18 3D xb | ORfffP | OrrffffP |  | $\begin{array}{\|l} \hline \Delta \Delta-\Delta \\ ? \\ \text { undefined } \\ \text { iCl2 } \end{array}$ |
| TBNE abdxys,rel9 | If (cntr) not $=0$, then Branch; else Continue to next instruction <br> Test Counter and Branch if Not Zero (cntr = A, B, D, X, Y, or SP) | $\begin{gathered} \hline \text { REL } \\ (9 \text {-bit) } \end{gathered}$ | 04 lb rr | $\begin{array}{\|ll} \hline \text { PPP } & \text { (branch) } \\ \text { PPO (no branch) } \end{array}$ | PPP | ---- | ---- |
| TFR abcdxys,abcdxys | $\begin{aligned} & (r 1) \Rightarrow r^{2} \text { or } \\ & \$ 00:(r 1) \Rightarrow r^{2} \text { or } \\ & (\mathrm{r} 1[7: 0]) \Rightarrow r^{2} \end{aligned}$ <br> Transfer Register to Register r1 and r2 may be A, B, CCR, D, X, Y, or SP | INH | B7 eb | P | P |  |  |
| TPA | $\begin{aligned} & \hline(\mathrm{CCR}) \Rightarrow \mathrm{A} \\ & \text { Translates to TFR CCR ,A } \end{aligned}$ | INH | B7 20 | P | P | ---- | ---- |

Table A-1. Instruction Set Summary (Sheet 14 of 14)

|  |  | Addr. | Machine | Access Detail |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Mode | Coding (hex) | HCS12 M68HC12 | SXHI |  |
| TRAP trapnum | (SP) $-2 \Rightarrow S P$; <br> $\operatorname{RTN}_{H}: \operatorname{RTN}_{\mathrm{L}} \Rightarrow \mathrm{M}_{(S P)}: \mathrm{M}_{(\mathrm{SP}+1)}$; <br> $(S P)-2 \Rightarrow S P ;\left(\mathrm{Y}_{\mathrm{H}}: \mathrm{Y}_{\mathrm{L}}\right) \Rightarrow \mathrm{M}_{(\mathrm{SP})}: M_{(\mathrm{SP}+1)}$; <br> $\left.\left.(S P)-2 \Rightarrow S P ;\left(X_{H}: X_{L}\right) \Rightarrow M_{(S P)}\right) M_{(S P+1)}\right) ;$ <br> (SP) $-2 \Rightarrow S P ;(B: A) \Rightarrow M_{(S P)}: M_{(S P+1)}$; <br> $(S P)-1 \Rightarrow S P ;(C C R) \Rightarrow M_{(S P)}$ <br> $1 \Rightarrow \mathrm{I}$; (TRAP Vector) $\Rightarrow \mathrm{PC}$ <br> Unimplemented opcode trap | INH | ```1 8 ~ t n tn = $30-$39 or $40-$FF``` | OVSPSSPSsP OfvSPSSPSsP | ---1 | ---- |
| TST opr16a <br> TST oprx0_xysp <br> TST oprx9,xysp <br> TST oprx16,xysp <br> TST [D,xysp] <br> TST [oprx16,xysp] <br> TSTA <br> TSTB | (M) - 0 <br> Test Memory for Zero or Minus <br> $\begin{array}{ll}\text { (A) - } 0 & \text { Test A for Zero or Minus } \\ \text { (B) }-0 & \text { Test B for Zero or Minus }\end{array}$ | $\begin{gathered} \hline \text { EXT } \\ \text { IDX } \\ \text { IDX1 } \\ \text { IDX2 } \\ \text { [D,IDX] } \\ \text { [IDX2] } \\ \text { INH } \\ \text { INH } \end{gathered}$ |  | rPO rOP <br> rPf rfp <br> rPO rPO <br> frPP frPP <br> fIfrPf fIfrfp <br> fIPrPf fIPrfp <br> 0 0 <br> 0 0 | ---- | $\Delta \Delta 00$ |
| TSX | $(S P) \Rightarrow X$ <br> Translates to TFR SP,X | INH | B7 75 | P | ---- | ---- |
| TSY | $\begin{aligned} & \mathrm{SP}) \Rightarrow \mathrm{Y} \\ & \text { Translates to TFR SP,Y } \end{aligned}$ | INH | B7 76 | P | ---- | ---- |
| TXS | $\begin{aligned} & \mathrm{X}) \Rightarrow \mathrm{SP} \\ & \text { Translates to TFR X,SP } \end{aligned}$ | INH | B7 57 | P | ---- | ---- |
| TYS | $(\mathrm{Y}) \Rightarrow \mathrm{SP}$ <br> Translates to TFR Y,SP | INH | B7 67 | P | ---- | ---- |
| WAI | (SP) $-2 \Rightarrow$ SP; <br> $\operatorname{RTN}_{\mathrm{H}}: \mathrm{RTN}_{\mathrm{L}} \Rightarrow \mathrm{M}_{(\mathrm{SP})}: \mathrm{M}_{(\mathrm{SP}+1)}$; <br> $(S P)-2 \Rightarrow S P ;\left(Y_{H}: Y_{L}\right) \Rightarrow M_{(S P)}: M_{(S P+1)} ;$ <br> $\left.(S P)-2 \Rightarrow S P ;\left(X_{H}: X_{L}\right) \Rightarrow M_{(S P)}\right): M_{(S P+1)} ;$ <br> $(S P)-2 \Rightarrow S P ;(B: A) \Rightarrow M_{(S P)}: M_{(S P+1)} ;$ <br> $(S P)-1 \Rightarrow S P ;(C C R) \Rightarrow M_{(S P)}$; <br> WAIT for interrupt | INH | 3E | OSSSSsf OSSSfSsf <br> (after interrupt)  <br> fVfPPP VfPPP | $\begin{aligned} & ---1 \\ & -1-1 \end{aligned}$ |  |
| WAV | $\sum_{i=1}^{B} S_{i} F_{i} \Rightarrow Y: D \quad \text { and } \quad \sum_{i=1}^{B} F_{i} \Rightarrow X$ <br> Calculate Sum of Products and Sum of Weights for Weighted Average Calculation <br> Initialize $B, X$, and $Y$ before WAV. $B$ specifies number of elements. $X$ points at first element in $S_{i}$ list. $Y$ points at first element in $\mathrm{F}_{\mathrm{i}}$ list. <br> All $\mathrm{S}_{\mathrm{i}}$ and $\mathrm{F}_{\mathrm{i}}$ elements are 8-bits. <br> If interrupted, six extra bytes of stack used for intermediate values | Special | 18 3C | Of (frr,ffff) 0 <br> Off (frr, ffffff) 0 <br> (add if interrupt) <br> SSS + UUUrr, SSSf + UUUrr | --? - | ? $\Delta$ ? ? |
| wavr <br> pseudoinstruction | see WAV <br> Resume executing an interrupted WAV instruction (recover intermediate results from stack rather than initializing them to zero) | Special | 3C | UUUrr, ffff <br> $(\mathrm{frr}, \mathrm{ffff}) \mathrm{O}$ UUUrrfffff <br> $(f r r, f f f f f) 0$ <br> (exit + re-entry replaces comma  <br> above if interrupted)  <br> SSS + UUUrr, SSSf + UUUrr | --?- | $? \Delta ? ?$ |
| XGDX | $\begin{aligned} & \mathrm{CD}) \Leftrightarrow(\mathrm{X}) \\ & \text { Translates to EXG D, X } \end{aligned}$ | INH | B7 C5 | P | - | ---- |
| XGDY | $\begin{aligned} & \hline \mathrm{D}) \Leftrightarrow(\mathrm{Y}) \\ & \text { Translates to EXG D, Y } \end{aligned}$ | INH | B7 C6 | P | --- | -- |

Table A-2. CPU12 Opcode Map (Sheet 1 of 2)

[^2]| $\mathrm{BGND}^{\dagger 5}$ | ${ }^{10}{ }^{\text {ANDCC }}{ }^{1}$ | ${ }^{20} \text { BRA }^{3}$ | ${ }^{30} \text { PULX }^{3}$ | ${ }^{40}{ }^{\text {NEGA }}{ }^{1}$ | ${ }^{50}{ }^{\text {NEGB }}{ }^{1}$ | $\begin{gathered} 60{ }^{63-6} \\ \end{gathered}$ | $\left.\right\|^{70} \mathrm{NEG}^{4}$ | ${ }^{80} \text { SUBA }^{1}$ | ${ }^{90} \text { SUBA }^{3}$ | $\begin{gathered} \text { A0 }{ }^{3-6} \\ \text { SUBA } \end{gathered}$ | $\text { SUBA }^{3}$ | ${ }^{C 0} \text { SUBB }{ }^{1}$ | $\mathrm{DO}_{\mathrm{SUBB}}{ }^{3}$ | $\begin{gathered} \text { EO }^{3-6} \\ \text { SUBB } \end{gathered}$ | $\text { FOBB }^{3}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IH | IM | RL 2 | IH | IH | IH | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 | IM 2 | DI | ID 2-4 | EX |
| ${ }^{01} \text { MEM }^{5}$ | ${ }^{11} \text { EDIV }^{11}$ | ${ }^{21} \text { BRN }^{1}$ | ${ }^{31} \text { PULY }^{3}$ | ${ }^{41}$ COMA $^{1}$ | ${ }^{51} \mathrm{COMB}^{1}$ | $\begin{array}{cr} \hline 61 & 3-6 \\ C O M^{3-6} \end{array}$ | ${ }^{71}$ COM ${ }^{4}$ | ${ }^{81} \text { CMPA }^{1}$ | ${ }^{91}$ CMPA ${ }^{3}$ | $\begin{array}{cr} \hline \text { A1 } & 3-6 \\ \text { CMPA } \end{array}$ | ${ }^{\mathrm{B} 1} \mathrm{CMPA}^{3}$ | $\mathrm{C} 1_{\mathrm{CMPB}}{ }^{1}$ | $\begin{gathered} \hline \text { D1 } \\ \text { CMPB } \end{gathered}$ | $\begin{array}{cr} \hline \mathrm{E}^{3} & 3-6 \\ \text { CMPB } \end{array}$ | $\mathrm{F}_{\mathrm{CMPB}}{ }^{3}$ |
| IH | IH | RL 2 | IH | IH | IH | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX |
| ${ }^{02} \text { INY }$ | ${ }^{12} \mathrm{MUL}^{\ddagger 1}$ | ${ }^{22} \mathrm{BHI}^{3 / 1}$ | ${ }^{32} \text { PULA }^{3}$ | ${ }^{42}{ }^{1}$ | $52{ }^{1}$ | $\mathrm{INC}^{3-6}$ | ${ }^{72} \text { INC }{ }^{4}$ | ${ }^{82} \text { SBCA }^{1}$ | $\mathrm{SBCA}^{3}$ | $\begin{array}{cc} \text { A2 } \text { SBCA }^{3-6} \end{array}$ | $\mathrm{SBCA}^{3}$ | C2 | D2 | $\begin{gathered} \mathrm{E}^{3}{ }^{3-6} \\ \hline \text { BCB } \end{gathered}$ | $\mathrm{F}^{2}{ }^{3}{ }^{3}$ |
| IH | IH | RL | IH | IH | IH | ID 2-4 | EX | IM 2 | DI 2 | ID 2-4 | EX | IM | DI 2 | ID 2-4 | EX |
| ${ }^{03} \text { DEY }{ }^{1}$ | ${ }^{13} \text { EMUL }^{3}$ | $\mathrm{c}^{23} \mathrm{BLS}^{3 / 1}$ | ${ }^{33} \text { PULB }^{3}$ | ${ }^{43} \text { DECA }^{1}$ | ${ }^{53}{ }^{\text {DECB }}{ }^{1}$ | $\begin{array}{cc} 63 & D E C^{3-6} \end{array}$ | ${ }^{73} \text { DEC }^{4}$ | $\mathrm{SUBD}^{23}$ | $93{ }^{93}{ }^{3}$ | $\begin{array}{cc} \hline \text { A3 } & 3-6 \\ S^{3-6} \end{array}$ | $\text { SUBD }^{3}$ | ${ }^{\mathrm{C} 3}{ }^{2}{ }^{2}$ | D3 ADDD | $\begin{array}{cc} \hline \text { E3 } & 3-6 \\ & \text { ADDD } \end{array}$ | ${ }^{\text {F3 }}{ }^{\text {ADDD }}{ }^{3}$ |
| IH | IH | RL | IH | IH | IH | ID 2-4 | EX 3 | IM 3 | DI | ID 2-4 | EX | IM | DI | ID 2-4 | EX |
| $04 \text { loop }^{*}$ | ${ }^{14} \text { ORCC }^{1}$ | $\begin{gathered} 24{ }^{3 / 1} \\ B C C^{3} \end{gathered}$ | ${ }^{34} \mathrm{PSHX}^{2}$ | ${ }^{44}{ }_{\text {LSRA }}{ }^{1}$ | ${ }^{54}{ }^{1}$ | $\mathrm{LSR}^{3-6}$ | ${ }^{74}{ }_{\text {LSR }}{ }^{4}$ | $84{ }^{1}{ }^{1}$ | $94{ }^{3}{ }^{3}$ | $\begin{gathered} \text { A4 }{ }^{3-6} \\ \text { ANDA } \end{gathered}$ | $\mathrm{ANDAA}^{3}$ | C4 ANDB | D4 ANDB | $\begin{array}{cc} \text { E4 } \quad 3-6 \\ \text { ANDB } \end{array}$ | $\text { F4 }{ }^{3}{ }^{3}$ |
| RL 3 | IM | RL 2 | IH | IH | IH | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 |
| $\begin{array}{\|ccc} \hline 05 & 3-6 \\ & J M P^{3-4} & \\ \hline 10 & 2-4 \end{array}$ | $\begin{array}{\|ccc} \hline 15 & 4-7 \\ & \text { JSR } \\ & \\ \hline \end{array}$ | $25 \mathrm{BCS}^{3 / 1}$ | ${ }^{35}{ }^{2}$ | $\mathrm{ROLA}^{1}$ | $\stackrel{55}{\text { ROLB }}$ | $\begin{gathered} 65 \mathrm{ROL}^{3-6} \end{gathered}$ | $\begin{array}{\|cc\|} \hline 75 & 4 \\ \mathrm{RO} & \\ \hline \mathrm{FXL} \end{array}$ | $85_{\text {BITA }}{ }^{1}$ | $95 \text { BITA } 3$ | $\begin{gathered} \text { A5 } \text { BITA }^{3-6} \end{gathered}$ | $\begin{array}{ll} \hline \mathrm{B} 5 & 3 \\ \mathrm{BIITA} & \\ \text { FX } \end{array}$ | $\begin{gathered} \mathrm{C} 5 \\ \text { BITB } \end{gathered}$ | $\begin{array}{cc} \hline \text { D5 } & 3 \\ \text { BITB } \end{array}$ | $\begin{array}{cc} \hline \text { E5 } & 3-6 \\ \text { BITB } \end{array}$ | ${ }_{\text {FX }}^{\mathrm{FITB}}{ }^{3}$ |
| ID 2-4 | ID 2-4 | RL 2 | IH | IH 1 | IH 1 | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 | IM | DI 2 | ID 2-4 | EX |
| $0 \underbrace{}_{\text {JMP }}{ }^{3}$ | ${ }^{16}{ }^{\text {JSR }} 4$ | $\begin{array}{\|c\|} \hline 26 \quad 3 / 1 \\ \text { BNE } \end{array}$ | ${ }^{36} \mathrm{PSHA}^{2}$ | ${ }^{46}{ }^{\text {RORA }}{ }^{1}$ | ${ }^{56}{ }^{\text {RORB }}$ | $\begin{array}{cc} \hline 66 & 3-6 \\ R_{O R} \end{array}$ | $\begin{array}{\|c\|} \hline 76{ }^{7}{ }^{4} \\ \hline \end{array}$ | ${ }^{86}{ }^{\text {LDAA }} 1$ | ${ }^{96}{ }_{\text {LDAA }}{ }^{3}$ | $\begin{array}{cc} \hline \text { A6 } & 3-6 \\ \hline \end{array}$ | $\mathrm{BDAA}^{3}$ | $\begin{aligned} & \text { C6 } \\ & \text { LDAB } \end{aligned}$ | $\begin{aligned} & \hline \text { D6 } \\ & \text { LDAB } \end{aligned}$ | $$ | ${ }^{\text {F6 }}{ }^{3}{ }^{3}$ |
| EX 3 | EX 3 | RL 2 | IH | IH | IH 1 | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 | IM | DI | ID 2-4 | EX 3 |
| $0_{B S R}{ }^{07}$ | ${ }^{17}{ }_{\text {JSR }}{ }^{4}$ | $\begin{gathered} 27 \mathrm{BEQ}^{3 / 1} \end{gathered}$ | ${ }^{37} \mathrm{PSHB}^{2}$ | ${ }^{47}{ }_{\text {ASRA }}{ }^{1}$ | ${ }^{57}{ }_{\text {ASRB }}{ }^{1}$ | $\begin{gathered} 67 \mathrm{ASR}^{3-6} \end{gathered}$ | $\begin{array}{\|c\|} \hline 77 \\ \text { ASR } \end{array}$ | $\mathrm{CLRA}^{1}$ | $97{ }^{9}{ }^{1}$ | $\begin{gathered} \text { A7 } \\ \text { NOP } \end{gathered}$ | $\begin{array}{\|l\|} \hline \text { B7 } \\ \text { TFR/EXG } \end{array}$ | $\mathrm{C}_{\mathrm{CLRB}}{ }^{1}$ | $\begin{gathered} \hline \text { D7 } \\ \text { TSTB } \end{gathered}$ | $\begin{gathered} \text { E7 } \text { TST }^{3-6} \\ \hline \end{gathered}$ | ${ }^{\mathrm{F} 7}{ }_{\text {TST }}{ }^{3}$ |
| RL 2 | DI 2 | RL 2 | IH | IH | IH 1 | ID 2-4 | EX 3 | IH | IH | IH | IH 2 | IH 1 | IH | ID 2-4 | EX 3 |
| ${ }^{08} \text { INX }{ }^{1}$ | ${ }^{18} \text { Page } 2^{-}$ | $\begin{gathered} 28 \quad 3 / 1 \\ B^{3} C^{3 / 1} \end{gathered}$ | ${ }^{38} \text { PULC }^{3}$ | ${ }^{48} \text { ASLA }{ }^{1}$ | ${ }^{58} \text { ASLB }{ }^{1}$ | ${ }^{68} \mathrm{ASL}^{3-6}$ | ${ }^{78} \text { ASL }{ }^{4}$ | ${ }^{88}{ }^{\text {EORA }}{ }^{1}$ | ${ }^{98} \text { EORA }^{3}$ | $\begin{gathered} \text { A8 }{ }^{3-6} \\ \text { EORA } \end{gathered}$ | $\text { EORA }^{3}$ | $\mathrm{CORB}^{1}$ | D8 EORB | $\begin{gathered} \text { E8 }{ }^{3-6} \\ \text { EORB } \end{gathered}$ | ${ }^{\text {F8 }}{ }^{3}{ }^{3}$ |
| IH |  | RL 2 | IH | IH | IH | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 |
| $0_{\text {DEX }}{ }^{1}$ | ${ }^{19} \text { LEAY }^{2}$ | $\begin{gathered} 29 \mathrm{BVS}^{3 / 1} \end{gathered}$ | $39 \mathrm{PSHC}^{2}$ | $49 \text { LSRD }$ | 59 ASLD ${ }^{1}$ | $\begin{array}{cc} \hline 69 & \ddagger 2-4 \\ C L R \end{array}$ | ${ }^{79}$ CLR ${ }^{3}$ | $89 \text { ADCA }^{1}$ | $99 \text { ADCA }^{3}$ | $\begin{array}{cc} \text { A9 } & 3-6 \\ \text { ADCA } \end{array}$ | $\mathrm{B9}_{\mathrm{ADCA}}{ }^{3}$ | C9 | D9 | $\begin{gathered} \text { E9 }{ }^{3-6} \\ \text { ADCB } \end{gathered}$ | ${ }^{\mathrm{F9}} \mathrm{ADCB}^{3}$ |
| IH | ID 2-4 | RL 2 | IH | IH | IH | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 | IM | DI | ID 2-4 | EX 3 |
| $\begin{gathered} \text { OA } \\ \text { RTC }^{\ddagger 7} \end{gathered}$ | ${ }^{1 \mathrm{~A}} \mathrm{LEAX}^{2}$ | $\begin{gathered} 2 \mathrm{~A}_{\mathrm{BPL}} \mathrm{3} \end{gathered}$ | ${ }^{3 A} \text { PULD }^{3}$ | $\mathrm{CALL}^{\ddagger 7}$ | ${ }^{5 \text { STAA }}{ }^{2}$ | $\begin{array}{cc} \hline \text { 6A } & \ddagger 2-4 \\ \text { STAA } \end{array}$ | 7A STAA ${ }^{3}$ | ${ }^{8 A}$ ORAA ${ }^{1}$ | $\mathrm{ORAA}^{3}$ | $\begin{gathered} \hline \text { AA }{ }^{3-6} \\ \text { ORAA } \end{gathered}$ | $\mathrm{BARAA}^{3}$ | CA | DA | $\begin{array}{cc} \hline \text { EA }{ }^{3-6} \\ \text { ORAB } \end{array}$ | $\text { FA }{ }^{3}{ }^{3}$ |
| IH | ID 2-4 | RL 2 | IH | EX 4 | DI 2 | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 | IM 2 | DI | ID 2-4 | EX 3 |
| $\mathrm{OB}_{\mathrm{RTI}^{\text {O }}}{ }^{\dagger 8}$ | ${ }^{1 \mathrm{~B}} \mathrm{LEAS}^{2}$ | $\begin{array}{\|c\|} \hline 2 \mathrm{~B} \\ \mathrm{BMI}^{3 / 1} \end{array}$ | ${ }^{3 \mathrm{PBSHD}}{ }^{2}$ | $\begin{gathered} \text { 4B } \ddagger 7-10 \\ \text { CALL } \end{gathered}$ | ${ }^{5 B} \text { STAB }^{2}$ | $\begin{gathered} \hline 6 \mathrm{~B} \quad \ddagger 2-4 \\ \text { STAB } \end{gathered}$ | $\begin{array}{\|c\|} \hline 7 B \\ \text { STAB }^{3} \end{array}$ | $\begin{array}{\|c\|} \hline 8 \mathrm{ADDA} \end{array}$ | ${ }^{9 B} \text { ADDA }^{3}$ | $\begin{array}{cc} \hline \text { AB } \quad 3-6 \\ \text { ADDA } \end{array}$ | $\begin{gathered} \mathrm{BB} \\ \mathrm{ADDA}^{3} \end{gathered}$ | ${ }^{\mathrm{CB}}{ }^{1}{ }^{1}$ | $\begin{gathered} \hline \text { DB } \\ \text { ADDB } \end{gathered}$ | $\begin{array}{cc} \hline \text { EB } & 3-6 \\ \text { ADDB } \end{array}$ | $\mathrm{FB}_{\mathrm{ADDB}}{ }^{3}$ |
| IH | ID 2-4 | RL 2 | IH | ID 2-5 | DI 2 | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 | IM 2 | DI 2 | ID 2-4 | EX 3 |
| $\begin{array}{cc} \hline 0 \mathrm{C} & 4-6 \\ \text { BSET } \end{array}$ | $\begin{array}{\|c\|} \hline 1 \mathrm{C} \\ \text { BSET } \end{array}$ | $\begin{gathered} 2 \mathrm{C}_{\mathrm{BGE}} 3 / 1 \\ \hline \end{gathered}$ | $\begin{array}{cr} \hline 3 \mathrm{C} & \ddagger+5 \\ \text { wavr } \end{array}$ | $\mathrm{AC}_{\mathrm{BSET}}{ }^{4}$ | ${ }^{5 C}$ STD ${ }^{2}$ | $\begin{array}{cc} \hline \text { 6C } & \ddagger 2-4 \\ \text { STD } \end{array}$ | ${ }^{7 C}$ STD $^{3}$ | ${ }^{8 C}$ CPD ${ }^{2}$ | $\mathrm{9CPD}^{3}$ | $\begin{gathered} \mathrm{AC} \mathrm{CPD}^{3-6} \end{gathered}$ | $\mathrm{BCPD}^{3}$ | CC LDD ${ }^{2}$ | DC LDD | $\begin{array}{cc} \mathrm{EC} & { }^{3-6} \\ \hline \end{array}$ | $\mathrm{FC}_{\mathrm{LDD}}{ }^{3}$ |
| ID 3-5 | EX 4 | RL 2 | SP | DI 3 | DI 2 | ID 2-4 | EX 3 | IM 3 | DI 2 | ID 2-4 | EX 3 | IM 3 | DI | ID 2-4 | EX 3 |
| $\begin{gathered} \hline 0 \mathrm{D} \quad 4-6 \\ \mathrm{BCLR} \end{gathered}$ | ${ }^{1 D}{ }_{\text {BCLR }}{ }^{4}$ | $\mathrm{BLT}^{3 / 1}$ | $3^{3 D}$ RTS ${ }^{5}$ | ${ }^{4 D}{ }_{\text {BCLR }}{ }^{4}$ | ${ }^{5 D}$ STY $^{2}$ | $\begin{array}{cc} \hline 6 \mathrm{D} & \ddagger 2-4 \\ \mathrm{STY} \end{array}$ | ${ }^{7 D}$ STY ${ }^{3}$ | ${ }^{8 \mathrm{D}} \mathrm{CPY}{ }^{2}$ | ${ }^{9 D} \mathrm{CPY}{ }^{3}$ | $\begin{gathered} \mathrm{AD} \mathrm{CPY}^{3-6} \end{gathered}$ | ${ }_{\text {BD }}{ }^{3}$ | CD LDY ${ }^{2}$ | DD LDY | $\begin{gathered} \text { ED } \text { LDY }^{3-6} \end{gathered}$ | $\mathrm{FD}_{\text {LDY }}{ }^{3}$ |
| ID 3-5 | EX 4 | RL 2 | IH | DI 3 | DI 2 | ID 2-4 | EX 3 | IM 3 | DI 2 | ID 2-4 | EX 3 | IM 3 | DI | ID 2-4 | EX 3 |
| $\begin{array}{cc} \hline 0 \mathrm{E} & \ddagger 4-6 \\ \text { BRSET } \end{array}$ | $\begin{array}{ll} \hline 1 \mathrm{E} & 5 \\ \text { BRSET }^{5} \end{array}$ | $\begin{gathered} 2 \mathrm{E}_{\mathrm{BGT}} \\ \end{gathered}$ | $\begin{gathered} 3 \mathrm{E}_{\mathrm{WAI}}{ }^{\ddagger \dagger 7} \end{gathered}$ | $\begin{array}{cc} \hline 4 \mathrm{E} & 4 \\ \text { BRSET } \end{array}$ | ${ }^{5 E} \text { STX }^{2}$ |  | ${ }^{7 \mathrm{E}} \mathrm{STX}^{3}$ | $\mathrm{CEX}^{2}$ | ${ }^{9 E} \mathrm{CPX}^{3}$ | $\begin{gathered} \mathrm{AE} \\ \mathrm{CPX} \end{gathered}$ | $\mathrm{CPX}^{3}$ | $\mathrm{CE}_{\mathrm{LDX}}{ }^{2}$ | DE LDX | $\text { LDX }{ }^{3-6}$ | ${ }^{\text {FE }}{ }_{\text {LDX }}{ }^{3}$ |
| ID 4-6 | EX 5 | RL 2 | IH | Dl 4 | DI 2 | ID 2-4 | EX 3 | IM 3 | DI 2 | ID 2-4 | EX 3 | IM 3 | DI 2 | ID 2-4 | EX 3 |
| $\begin{array}{cc} \hline 0 \mathrm{~F} & \ddagger 4-6 \\ \text { BRCLR } \end{array}$ | $\begin{array}{\|c\|c\|} \hline 1 \mathrm{~F} \\ \mathrm{BRCLR}^{5} \end{array}$ | $\begin{array}{\|c\|} \hline 2 F^{3 / 1} \\ \end{array}$ | $3^{3 F_{S W I}}{ }^{9}$ | $\begin{array}{cc} \hline 4 \mathrm{~F} & 4 \\ \text { BRCLR }^{4} \end{array}$ | $\mathrm{5F}_{\text {STS }}{ }^{2}$ | $\begin{gathered} 6 \mathrm{~F} \\ \mathrm{STS}^{\ddagger 2-4} \end{gathered}$ | ${ }^{7 F} \mathrm{STS}^{3}$ | ${ }^{8 F} \mathrm{CPS}{ }^{2}$ | ${ }^{9 F} \mathrm{CPS}{ }^{3}$ | $\mathrm{AF}^{\mathrm{AF}}{ }^{3-6}$ | $\mathrm{BF}_{\mathrm{CPS}}{ }^{3}$ | CF LDS ${ }^{2}$ | DF LDS | $\mathrm{EFS}^{3-6}$ | ${ }^{\mathrm{FF}} \text { LDS }^{3}$ |
| ID 4-6 | EX 5 | RL 2 | IH | DI | DI 2 | ID 2-4 | EX 3 | IM 3 | DI 2 | ID 2-4 | EX 3 | IM 3 | DI | ID 2-4 | EX 3 |

Key to Table A-2
Opcode
Mnemonic $\longrightarrow$ Number of HCS12 cycles ( $\ddagger$ indicates HC12 different)

Table A-2. CPU12 Opcode Map (Sheet 2 of 2)


* The opcode $\$ 04$ (on sheet 1 of 2) corresponds to one of the loop primitive instructions DBEQ, DBNE, IBEQ, IBNE, TBEQ, or TBNE.
$\dagger$ Refer to instruction summary for more information.
$\ddagger$ Refer to instruction summary for different HC12 cycle count.
Page 2: When the CPU encounters a page 2 opcode ( $\$ 18$ on page 1 of the opcode map), it treats the next byte of object code as a page 2 instruction opcode.

Table A-3. Indexed Addressing Mode Postbyte Encoding (xb)

-

| $\begin{array}{\|cc} 00 & \\ 5 b & 0, X \\ 5 & \text { const } \end{array}$ | $\begin{array}{\|l\|} \hline 10 \\ -16, X \\ 5 b \text { const } \end{array}$ | $\begin{array}{ll} 20 \\ \begin{array}{l} 1,+\mathrm{X} \\ \text { pre-inc } \end{array} \end{array}$ | $\begin{array}{rr} 1, \mathrm{X}_{+} \\ \text {post-inc } \end{array}$ | $\begin{array}{cc} 40 & \\ 5 b \text { const } \end{array}$ | $\begin{aligned} & 50-16, Y \\ & 5 b \text { const } \end{aligned}$ | $\left\lvert\, \begin{array}{cc} 1,+Y \\ \text { pre-inc } \end{array}\right.$ | $\begin{array}{rr} 70 & \\ & 1, Y_{+} \\ \text {post-inc } \end{array}$ | $\begin{array}{cc} 80 & \\ 5 b & 0, S P \\ 5 & \text { const } \end{array}$ | $\begin{aligned} & 90 \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\left\lvert\, \begin{aligned} & \mathrm{A} 0 \\ & \text { 1,+SP } \\ & \text { pre-inc } \end{aligned}\right.$ | $\begin{aligned} & \mathrm{B0}{ }_{1, \mathrm{SP}+} \\ & \text { post-inc } \end{aligned}$ | $\begin{aligned} & \mathrm{CO} \\ & 5 \mathrm{O} \text { const } \end{aligned}$ | $\begin{array}{\|l\|} \hline \text { D0 } \\ -16, \mathrm{PC} \\ 5 \mathrm{~b} \text { const } \end{array}$ | $\begin{array}{\|cc} \hline \text { E0 } & \\ & n, X \\ 9 b & \text { const } \end{array}$ | $\begin{aligned} & \text { F0 } \begin{array}{c} \text { n,SP } \\ 9 b \text { const } \end{array} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{array}{cc} 01 & \\ & 1, X \\ 5 b & \text { const } \end{array}$ | ${ }^{11}-15, X$ $5 b \text { const }$ | $\begin{array}{ll} 21 \\ 2,+X \\ \text { pre-inc } \end{array}$ | $\begin{array}{rr} 31 \\ 2, \mathrm{X}_{+} \\ \text {post-inc } \end{array}$ |  | $51$ $-15, Y$ 5b const | $\int_{\text {pre-inc }}^{61}$ | $\begin{array}{lr} 71 \\ 2, Y_{+} \\ \text {post-inc } \end{array}$ | $\begin{array}{ll} 81 & \\ & 1, S P \\ 5 b & \text { const } \end{array}$ | $\left\lvert\, \begin{aligned} & 91 \\ & \quad-15, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}\right.$ | $\begin{array}{\|l\|} \hline \text { A1 } \\ 2,+\mathrm{SP} \\ \text { pre-inc } \end{array}$ | $\begin{aligned} & \text { B1 } \\ & \text { 2,SP+ } \\ & \text { post-inc } \end{aligned}$ | $\begin{aligned} & \text { C1,PC } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & \text { D1 } \\ & \quad-15, \mathrm{PC} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ |  | $\begin{aligned} & \text { F1 } \\ & \text {-n,SP } \\ & 9 b \text { const } \end{aligned}$ |
| $\begin{array}{lc} \hline 2, x \\ 5 b \text { const } \end{array}$ | $12$ <br> $-14, \mathrm{X}$ $5 b$ const | $\begin{aligned} & 22 \\ & 3,+X \\ & \text { bre-inc } \end{aligned}$ | $\begin{array}{\|c} 32 \\ 3, X_{+} \\ \text {post-inc } \end{array}$ | $\begin{array}{cc} 42 \\ \text { 2,Y } \\ 5 b \text { const } \end{array}$ | $\begin{aligned} & 52 \quad-14, Y \\ & 5 b \text { const } \end{aligned}$ | $\begin{aligned} & 62 \\ & \text { bre-i+Y } \end{aligned}$ | $\begin{aligned} & 72 \\ & 3, Y_{+} \\ & \text {post-inc } \end{aligned}$ | $\begin{array}{cc} 82 & \\ \text { 2,SP } \\ 5 b & \text { const } \end{array}$ | $\begin{aligned} & 92 \\ & -14, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{array}{\|l} \hline \text { A2 } \\ 3,+ \text { SP } \\ \text { pre-inc } \end{array}$ | $\begin{aligned} & \text { B2 } \\ & 3, S P_{+} \\ & \text {post-inc } \end{aligned}$ | $\begin{aligned} & \mathrm{C} 2 \\ & 2, \mathrm{PC} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & \text { D2 } \\ & -14, P C \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{array}{\|l\|} \hline E 2 n, X \\ 16 \mathrm{~b} \text { const } \end{array}$ | $\begin{array}{\|l} \hline \text { F2 } n, S P \\ 16 \mathrm{~b} \text { const } \\ \hline \end{array}$ |
| $\begin{array}{\|cc} \hline 03 & 3, X \\ 5 b & \text { const } \end{array}$ | $13$ <br> $-13, X$ 5b const | $\begin{array}{ll} 23 \\ \text { pre-inc } \end{array}$ | 33 <br> 4, $\mathrm{X}_{+}$ post-inc | $\left\lvert\, \begin{array}{cc} 43 & 3, Y \\ & 3 \mathrm{~b} \text { const } \end{array}\right.$ 5b const | $53$ <br> -13, Y 5b const | $\int_{\text {nre_inc }}^{63}$ pre-inc |  | $\begin{array}{cc} 83 & \\ 5 \mathrm{3} \text { const } \end{array}$ | $\begin{gathered} 93 \\ -13, S P \\ 5 \mathrm{~b} \text { const } \end{gathered}$ | $\begin{array}{\|c} \hline \text { A3 } \\ \text { 4,+SP } \\ \text { pre-inc } \end{array}$ | $\begin{aligned} & \text { B3 } \\ & \text { 4,SP+ } \\ & \text { post-inc } \end{aligned}$ | $\begin{aligned} & \mathrm{C} 3 \\ & 3, \mathrm{PC} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{array}{\|l\|} \hline \text { D3 } \\ -13, P C \\ 5 \mathrm{~b} \text { const } \end{array}$ | $\begin{array}{\|c\|} \hline \text { E3 } \\ {[n, X]} \\ 16 \mathrm{~b} \text { indr } \\ \hline \end{array}$ | $\begin{aligned} & \text { F3 } \\ & {[\mathrm{n}, \mathrm{SP}]} \\ & 16 \mathrm{~b} \text { indr } \end{aligned}$ |
| $\begin{array}{lc} 04 & \\ & 4, X \\ 5 b & \text { const } \end{array}$ | 14 <br> $-12, X$ 5b const | $\begin{aligned} & 24 \\ & \text { pre-inc } \end{aligned}$ | $5, X_{+}$ post-inc | 44 4,Y | 54 <br> $-12, Y$ 5b const | $\int_{5,+Y}$ pre-inc |  | $\begin{aligned} & 84 \\ & 4, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & 94 \\ & -12, S P \\ & 5 b \text { const } \end{aligned}$ | $\begin{array}{\|c} \hline \text { A4 } \\ 5,+ \text { SP } \\ \text { pre-inc } \end{array}$ | $\begin{aligned} & \text { B4 } \\ & \text { 5,SP+ } \\ & \text { post-inc } \end{aligned}$ | $\begin{aligned} & \mathrm{C} 4 \\ & 5, \mathrm{PC} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & \text { D4 } \\ & -12, P C \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ |  | $\begin{aligned} & \text { F4 } \begin{array}{c} \text { A,SP } \\ \text { A offset } \end{array} \end{aligned}$ |
| $\begin{array}{\|cc} \hline 05 & \\ 5, X \\ 5 b & \text { const } \\ \hline \end{array}$ | 15 -11, X $5 b$ const | $\begin{aligned} & 25 \\ & \begin{array}{l} 6,+\mathrm{X} \\ \text { pre-inc } \end{array} \end{aligned}$ | $\begin{aligned} & 35, \mathrm{X}_{+} \\ & \text {post-inc } \end{aligned}$ | $\begin{array}{\|cc} \hline 45 & \\ & 5, Y \\ 5 b & \text { const } \end{array}$ | 55 $-11, Y$ 5b const | $\begin{aligned} & 65 \\ & \text { 6,+Y } \\ & \text { pre-inc } \end{aligned}$ | $\begin{aligned} & 75 \\ & 6, Y_{+} \\ & \text {post-inc } \end{aligned}$ | $\begin{aligned} & 85 \\ & 5, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & 95 \\ & -11, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{array}{\|l} \hline \text { A5 } \\ 6,+ \text { SP } \\ \text { pre-inc } \end{array}$ | $\begin{aligned} & \text { B5 } \\ & \text { 6,SP+ } \\ & \text { post-inc } \end{aligned}$ |  | $\begin{aligned} & \text { D5 } \\ & \text {-11,PC } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | B, X B offset | $\begin{aligned} & \text { F5 } \\ & \begin{array}{l} \text { B,SP } \\ \text { B offset } \end{array} \end{aligned}$ |
| $\begin{array}{\|cc} \hline 06 & \\ \text { 6b const } \end{array}$ | 16 $-10, X$ 5b const | $\begin{aligned} & 26 \\ & \begin{array}{l} 7,+\mathrm{X} \\ \text { pre-inc } \end{array} \\ & \hline \end{aligned}$ | $\begin{array}{\|c}  \\ 36, X_{+} \\ \text {post-inc } \end{array}$ | $\begin{aligned} & 46 \\ & 6, Y \\ & 5 b \text { const } \end{aligned}$ | 56 $-10, Y$ 5b const | $\begin{aligned} & 66 \\ & \begin{array}{l} 7,+Y \\ \text { pre-inc } \end{array} \end{aligned}$ | $\begin{array}{r} 76, Y_{+} \\ \text {post-inc } \end{array}$ | $\begin{gathered} 86 \\ \text { 6,SP } \\ 5 \mathrm{~b} \text { const } \end{gathered}$ | $\begin{aligned} & 96 \\ & \quad-10, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & \hline \text { A6 } \\ & \begin{array}{l} 7,+ \text { SP } \\ \text { pre-inc } \end{array} \end{aligned}$ | $\begin{aligned} & \text { B6 } \\ & \text { 7,SP+ } \\ & \text { post-inc } \end{aligned}$ | $\begin{aligned} & \text { C6 } \\ & \text { 6, PC } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & \text { D6 } \\ & \quad-10, \mathrm{PC} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{array}{\|lr} \hline \text { E6 } & \\ & \text { D,X } \\ \text { D offset } \end{array}$ | $\begin{aligned} & \text { F6 } \\ & \begin{array}{l} \text { D,SP } \\ \text { D offset } \end{array} \end{aligned}$ |
| $\begin{array}{\|cc\|} \hline 07 & \\ \text { 7, } X \\ 5 b \text { const } \end{array}$ | $\begin{array}{\|lr} \hline 17 & \\ & -9, X \\ 5 b & \text { const } \\ \hline \end{array}$ | $\begin{array}{\|c} 27 \\ \begin{array}{c} 8,+X \\ \text { pre-inc } \end{array} \\ \hline \end{array}$ | ${ }^{37} \begin{array}{r} 8, X_{+} \\ \text {post-inc } \end{array}$ | $\begin{array}{\|cc} 47 \\ \text { 5b const } \end{array}$ | $\begin{array}{ll} 57 \\ & -9, Y \\ 5 b \text { const } \end{array}$ 5b const | $\begin{array}{\|c} 67 \\ 8,+Y \\ \text { pre-inc } \end{array}$ | $\begin{array}{r} 77 \\ 8, Y_{+} \\ \text {post-inc } \end{array}$ | $\begin{aligned} & 87 \\ & 7, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & 97-9, \text { SP } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{array}{\|l} \hline \text { A7 } \\ \text { 8,+SP } \\ \text { pre-inc } \end{array}$ | $\begin{aligned} & \text { B7 } \\ & \text { 8,SP+ } \\ & \text { post-inc } \end{aligned}$ | $\begin{aligned} & \mathrm{C} 7{ }_{7, \mathrm{PC}} \\ & \text { 5b const } \end{aligned}$ | $\begin{gathered} \text { D7 } \\ \text {-9,PC } \\ 5 \mathrm{~b} \text { const } \end{gathered}$ | E7 <br> [D, X] <br> D indirect | $\begin{array}{\|l} \hline \text { F7 } \\ {[\mathrm{D}, \mathrm{SP}]} \\ \mathrm{D} \text { indirect } \end{array}$ |
| $\begin{array}{\|cc\|} \hline 08 & \\ & 8, X \\ 5 b & \text { const } \end{array}$ | 18 <br> $-8, X$ <br> 5b const | $\begin{array}{ll} 28 \\ 8,-\mathrm{X} \\ \text { pre-dec } \end{array}$ | $38 \begin{gathered}8, \mathrm{X}- \\ \text { post-dec }\end{gathered}$ | $\left\lvert\, \begin{array}{cc} 48 & 8, Y \\ 5 b & \text { const } \end{array}\right.$ | $58$ <br> $-8, Y$ 5b const | $\begin{array}{ll} 68 \\ 8,-\mathrm{Y} \\ \text { pre-dec } \end{array}$ |  | $\begin{array}{cc} 88 & \\ 5, S P \\ 5 b \text { const } \end{array}$ | $\begin{aligned} & 98-8, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{array}{\|l} \hline \text { A8 } \\ 8,-\mathrm{SP} \\ \text { pre-dec } \end{array}$ | $\begin{aligned} & \text { B8 } \\ & \text { 8,SP- } \\ & \text { post-dec } \end{aligned}$ | $\begin{aligned} & \mathrm{C} 8 \\ & 8, \mathrm{PC} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & \text { D8 } \\ & \text {-8,PC } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | E8 n, Y 9 b const | $\begin{aligned} & \text { F8 } \begin{array}{l} \text { n,PC } \\ 9 b \text { const } \end{array} \end{aligned}$ |
| $\begin{array}{cc} \hline 09, X \\ 5 b \text { const } \end{array}$ | $19$ | $\begin{aligned} & 29 \\ & 7,-\mathrm{X} \\ & \text { pre-dec } \end{aligned}$ | $\begin{aligned} & 39 \\ & \begin{array}{l} 7, \mathrm{X}- \\ \text { post-dec } \end{array} \end{aligned}$ |  | $\begin{array}{ll} 59 & \\ \hline & -7, Y \\ 5 b & \text { const } \end{array}$ | $\left\lvert\, \begin{array}{rr} 69 & 7,-\mathrm{Y} \\ \text { pre-dec } \end{array}\right.$ | $\begin{array}{r} 79 \\ \text { 7,Y- } \\ \text { post-dec } \end{array}$ | $\begin{gathered} 89 \\ 9, \mathrm{SP} \\ 5 \mathrm{~b} \text { const } \end{gathered}$ | $\begin{gathered} 99-7, \mathrm{SP} \\ 5 \mathrm{~b} \text { const } \end{gathered}$ | $\begin{array}{\|l} \hline \text { A9 } \\ \text { 7,-SP } \\ \text { pre-dec } \end{array}$ | $\begin{aligned} & \text { B9 } \\ & \text { 7,SP- } \\ & \text { post-dec } \end{aligned}$ | $\begin{aligned} & \mathrm{C} 9 \\ & \begin{array}{l} 9, \mathrm{PC} \\ 5 \mathrm{~b} \text { const } \end{array} \end{aligned}$ | $\begin{aligned} & \text { D9 } \quad \begin{array}{l} -7, \mathrm{PC} \\ 5 \mathrm{~b} \text { const } \end{array}, ~ \end{aligned}$ | $\begin{array}{\|cc} \hline \text { E9 } & \\ \text {-n, } \mathrm{Y} \\ \text { 9b const } \end{array}$ | $\begin{aligned} & \text { F9 } \quad \text { n, PC } \\ & \text { 9b const } \end{aligned}$ |
| $\begin{aligned} & 0 A \\ & \quad 10, X \\ & 5 b \text { const } \end{aligned}$ | 1A $-6, \mathrm{X}$ 5b const | $\begin{aligned} & \text { 2A } \begin{array}{c} 6,-\mathrm{X} \\ \text { pre-dec } \end{array} \end{aligned}$ | $\begin{array}{\|c} 3 \mathrm{~A} \\ \text { 6,X- } \\ \text { post-dec } \end{array}$ | $\begin{array}{ll}\text { 4A } & \\ & 10, Y \\ 5 b & \text { const }\end{array}$ | $5 \mathrm{~A}-6, \mathrm{Y}$ $5 b \text { const }$ | $\begin{aligned} & 6 \mathrm{~A} \\ & \begin{array}{c} 6,-\mathrm{Y} \\ \text { pre-dec } \end{array} \end{aligned}$ | $\begin{gathered} \text { 7A } \begin{array}{c} 6, Y- \\ \text { post-dec } \end{array} \\ \hline \end{gathered}$ | $\begin{array}{\|c} \hline 8 \mathrm{~A} \\ 10, \mathrm{SP} \\ 5 \mathrm{~b} \text { const } \end{array}$ | 9A -6,SP 5b const | $\begin{array}{\|c\|} \hline \text { AA } \\ 6,- \text { SP } \\ \text { pre-dec } \end{array}$ | $\begin{array}{r} \text { BA } \\ \text { 6,SP- } \\ \text { post-dec } \end{array}$ | CA <br> 10,PC <br> $5 b$ const | $\begin{aligned} & \text { DA } \\ & 5 \mathrm{~b} \text { - } \mathrm{PC} \mathrm{PC} \mathrm{C} \end{aligned}$ | $\begin{array}{\|l\|} \hline E A \\ \text { n, } Y \\ 16 \mathrm{~b} \text { const } \end{array}$ | $\begin{array}{\|l\|} \hline \text { FA } \\ \text { n, PC } \\ 16 \mathrm{~b} \text { const } \end{array}$ |
|  | $\begin{array}{\|c\|} \hline 1 \mathrm{~B} \\ \text {-5, } \mathrm{X} \\ 5 \mathrm{~b} \text { const } \end{array}$ | $\begin{aligned} & \text { 2B } \\ & \text { 5,-X } \\ & \text { pre-dec } \end{aligned}$ | $\begin{array}{\|c\|} \hline \text { 3B } \\ 5, \mathrm{X}- \\ \text { post-dec } \end{array}$ | $\begin{array}{ll} 4 \mathrm{~B} & \\ \text { 11,Y } \\ 5 \mathrm{~b} \text { const } \end{array}$ | $\begin{array}{\|c} \hline 5 B \\ \quad-5, Y \\ 5 b \text { const } \end{array}$ | $\begin{aligned} & \text { 6B } \begin{array}{c} 5,-\mathrm{Y} \\ \text { pre-dec } \end{array} \end{aligned}$ | $\begin{array}{r} 7 \mathrm{FB} \\ \text { post-dec } \end{array}$ | $\begin{aligned} & 8 \mathrm{~B} \\ & \begin{array}{l} 11, \mathrm{SP} \\ 5 \mathrm{~b} \text { const } \end{array} \end{aligned}$ | $\begin{aligned} & 9 \mathrm{~B} \\ & 5 \mathrm{-}, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{array}{\|c} \hline \mathrm{AB} \\ 5,-\mathrm{SP} \\ \text { pre-dec } \end{array}$ | $\begin{array}{r} \text { BB } \\ \text { 5,SP- } \\ \text { post-dec } \end{array}$ | $\begin{aligned} & \hline \mathrm{CB} \\ & \begin{array}{l} 11, \mathrm{PC} \\ 5 \mathrm{~b} \text { const } \end{array} \end{aligned}$ | $\begin{aligned} & \text { DB } \\ & \begin{array}{c} -5, P C \\ 5 \mathrm{~b} \text { const } \end{array} \end{aligned}$ | $\begin{aligned} & \hline \text { EB } \quad[\mathrm{n}, \mathrm{Y}] \\ & 16 \mathrm{~b} \text { indr } \end{aligned}$ | $\begin{aligned} & \mathrm{FB} \\ & {[\mathrm{n}, \mathrm{PC}]} \\ & 16 \mathrm{~b} \text { indr } \end{aligned}$ |
| $\begin{array}{\|l\|} \hline 0 C \\ \text { 12,X } \\ 5 \mathrm{~b} \text { const } \end{array}$ | $\begin{array}{lr} 1 \mathrm{C} & -4, \mathrm{X} \\ 5 \mathrm{~b} \text { const } \end{array}$ | $\left.\right\|_{\text {pre-dec }} ^{2 \mathrm{C}}$ | ${ }_{\substack{4, X-\\ \text { post-dec }}}$ | 12, Y <br> 5b const | $\begin{array}{ll} 5 C \\ \hline & -4, Y \\ 5 b & \text { const } \end{array}$ | $\begin{aligned} & 6 \mathrm{C} \\ & \text { pre-dec } \end{aligned}$ | $\begin{aligned} & 7 \mathrm{~F} \\ & \text { post-de- } \end{aligned}$ | $\begin{aligned} & \text { 8C } \\ & \text { 12,SP } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & 9 \mathrm{C} \\ & \text {-4,SP } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{gathered} \text { AC } \\ \text { 4,-SP } \\ \text { pre-dec } \end{gathered}$ | $\begin{aligned} & \mathrm{BC} \\ & \text { 4,SP- } \\ & \text { post-dec } \end{aligned}$ | $\begin{aligned} & \hline \mathrm{CC} \\ & \text { 12,PC } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & \text { DC } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | A, Y A offset | $\begin{aligned} & \text { FC } \\ & \text { A,PC } \\ & \text { A offset } \end{aligned}$ |
| $\begin{aligned} & 0 \mathrm{D} \\ & \text { 13,X } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | 1D $-3, X$ 5b const | $\begin{aligned} & \text { 2D } \\ & \text { 3ne-dec } \end{aligned}$ | 3,X-post-dec | $4 \mathrm{~B}_{13, Y}$ 5b const | $\begin{array}{\|c\|} \hline 5 D \\ -3, Y \\ 5 b \text { const } \\ \hline \end{array}$ | $\begin{aligned} & \text { 6D } \\ & \text { bre-- }-\mathrm{Y} \end{aligned}$ | $\begin{aligned} & 7 \mathrm{D} \\ & 3, \mathrm{Y}- \\ & \text { post-dec } \end{aligned}$ | $\begin{aligned} & 8 \mathrm{D} \\ & 13, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & 9 \mathrm{D} \\ & -3, \mathrm{SP} \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{aligned} & \hline \mathrm{AD} \\ & 3,-\mathrm{SP} \\ & \text { pre-dec } \end{aligned}$ | $\begin{aligned} & \text { BD } \\ & 3, \mathrm{SP}- \\ & \text { post-dec } \end{aligned}$ | $\begin{gathered} \hline C D \\ 13, P C \\ 5 \mathrm{~b} \text { const } \end{gathered}$ | $\begin{aligned} & \text { DD } \\ & -3, P C \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ |  | $\begin{aligned} & \text { FD } \\ & \text { B,PC } \\ & \text { Bofset } \end{aligned}$ |
| $\begin{aligned} & 0 \mathrm{E} \\ & 14, X \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | 1E $-2, x$ <br> 5b const | $\begin{array}{\|l\|} \hline 2 \mathrm{E} \\ 2,-\mathrm{X} \\ \text { pre-dec } \end{array}$ | ${ }_{2, X-}$ post-dec | $4 \mathrm{E}_{14, Y}$ $5 b \text { const }$ | 5E <br> $-2, Y$ 5b const | $\begin{aligned} & 6 \mathrm{E} \\ & \begin{array}{l} 2,-\mathrm{Y} \\ \text { bre-dec } \end{array} \end{aligned}$ | $7 E_{2, Y-}$ post-dec | 8E <br> 14,SP <br> 5b const | $\begin{gathered} 9 \mathrm{E} \\ -2, \mathrm{SP} \\ 5 \mathrm{~b} \text { const } \end{gathered}$ | $\begin{array}{\|c} \hline \mathrm{AE} \\ 2,-\mathrm{SP} \\ \text { pre-dec } \end{array}$ | $\begin{aligned} & \mathrm{BE} \\ & \text { 2,SP- } \\ & \text { post-dec } \end{aligned}$ | $\begin{array}{\|l\|} \hline \text { CE } \\ \text { 14,PC } \\ 5 \mathrm{~b} \text { const } \end{array}$ | DE $-2, P C$ <br> 5b const |  | $\text { FE } \begin{gathered} \text { D,PC } \\ \text { Diffet } \end{gathered}$ |
|  | $\begin{array}{lr} 1 F & \\ & -1, X \\ 5 b & \text { const } \end{array}$ | $\begin{array}{ll} \text { 2F } \\ \text { pre-dec } \end{array}$ | $\begin{aligned} & 3 F_{1, X-} \\ & \text { post-dec } \end{aligned}$ | 15, Y <br> 5b const | $\begin{array}{ll} 5 \mathrm{~F} & \\ -1, Y \\ 5 \mathrm{c} \text { const } \end{array}$ | $\begin{aligned} & 6 \mathrm{FF} \\ & \text { 1,-Y } \\ & \text { pre-dec } \end{aligned}$ | $\begin{aligned} & \text { 7F } \begin{array}{c} 1, Y- \\ \text { post-dec } \end{array} \end{aligned}$ | $\begin{gathered} 8 \mathrm{~F}_{15, \mathrm{SP}} \\ 5 \mathrm{~b} \text { const } \end{gathered}$ | $\begin{aligned} & 9 \mathrm{~F} \\ & \text {-1,SP } \\ & 5 \mathrm{~b} \text { const } \end{aligned}$ | $\begin{array}{\|c} \hline \mathrm{AF}_{1,-\mathrm{SP}} \\ \text { pre-dec } \end{array}$ | $\begin{aligned} & \mathrm{BF} \\ & \text { 1,SP- } \\ & \text { post-dec } \end{aligned}$ | $\begin{aligned} & \hline \text { CF } \begin{array}{c} 15, P C \\ 5 b \text { const } \end{array} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \text { DF } \\ & 5 \mathrm{~b} \text { const } \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline E F \\ & {[D, Y]} \\ & D \text { indirect } \\ & \hline \end{aligned}$ | FF <br> $[\mathrm{D}, \mathrm{PC}]$ <br> D indirect |

Key to Table A-3
postbyte (hex)


Table A-4. Indexed Addressing Mode Summary

| Postbyte Code (xb) | Operand Syntax | Comments |
| :---: | :---: | :---: |
| rrOnnnnn | $\begin{array}{\|l\|} \hline, r \\ n, r \\ -n, r \\ \hline \end{array}$ | 5-bit constant offset $\begin{array}{\|l} \begin{array}{l} \mathrm{n}=-16 \text { to }+15 \\ \text { rr can specify } \mathrm{X}, \mathrm{Y}, \mathrm{SP}, \text { or PC } \\ \hline \end{array} \\ \hline \end{array}$ |
| 111rrOzs | $\begin{aligned} & \mathrm{n}, \mathrm{r} \\ & -\mathrm{n}, \mathrm{r} \end{aligned}$ | $\begin{aligned} & \text { Constant offset ( } 9 \text { - or } 16 \text {-bit signed) } \\ & z-\quad 0=9 \text {-bit with sign in LSB of postbyte (s) } \\ & \quad 1=16 \text {-bit } \\ & \text { if } z=s=1,16 \text {-bit offset indexed-indirect (see below) } \\ & \text { rr can specify X, Y, SP, or PC } \end{aligned}$ |
| rr1pnnnn | $\begin{aligned} & \mathrm{n},-\mathrm{r} \\ & \mathrm{n},+\mathrm{r} \\ & \mathrm{n}, \mathrm{r}- \\ & \mathrm{n}, \mathrm{r}+ \end{aligned}$ | Auto predecrement, preincrement, postdecrement, or postincrement; $\mathrm{p}=$ pre-( 0 ) or post-(1), $\mathrm{n}=-8$ to $-1,+1$ to +8 rr can specify $\mathrm{X}, \mathrm{Y}$, or $S P(P C$ not a valid choice $)$ |
| 111rr1aa | $\begin{aligned} & \mathrm{A}, \mathrm{r} \\ & \mathrm{~B}, \mathrm{r} \\ & \mathrm{D}, \mathrm{r} \end{aligned}$ | Accumulator offset (unsigned 8-bit or 16-bit) $\begin{aligned} & \text { aa }-00=A \\ & 01=B \\ & 10=\text { D (16-bit) } \\ & 11=\text { see accumulator D offset indexed-indirect } \\ & \text { rr can specify X, Y, SP, or PC } \end{aligned}$ |
| 111 rr011 | [n,r] | 16-bit offset indexed-indirect rr can specify X, Y, SP, or PC |
| 111 rr111 | [D,r] | Accumulator $\mathbf{D}$ offset indexed-indirect rr can specify X, Y, SP, or PC |

Table A-5. Transfer and Exchange Postbyte Encoding

| TRANSFERS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Downarrow$ LS | MS $\Rightarrow$ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| 0 |  | $A \Rightarrow A$ | $B \Rightarrow A$ | $\mathrm{CCR} \Rightarrow \mathrm{A}$ | TMP3 ${ }_{L} \Rightarrow \mathrm{~A}$ | $B \Rightarrow A$ | $\mathrm{X}_{\mathrm{L}} \Rightarrow \mathrm{A}$ | $Y_{L} \Rightarrow A$ | $\mathrm{SP}_{\mathrm{L}} \Rightarrow \mathrm{A}$ |
| 1 |  | $\mathrm{A} \Rightarrow \mathrm{B}$ | $B \Rightarrow B$ | CCR $\Rightarrow$ B | TMP3 ${ }_{L} \Rightarrow$ B | $B \Rightarrow B$ | $\mathrm{X}_{\mathrm{L}} \Rightarrow \mathrm{B}$ | $Y_{L} \Rightarrow B$ | $\mathrm{SP}_{\mathrm{L}} \Rightarrow \mathrm{B}$ |
| 2 |  | A $\Rightarrow$ CCR | $\mathrm{B} \Rightarrow \mathrm{CCR}$ | $\mathrm{CCR} \Rightarrow \mathrm{CCR}$ | $\mathrm{TMP3}_{\mathrm{L}} \Rightarrow \mathrm{CCR}$ | $B \Rightarrow C C R$ | $\mathrm{X}_{\mathrm{L}} \Rightarrow \mathrm{CCR}$ | $Y_{L} \Rightarrow C C R$ | $\mathrm{SP}_{\mathrm{L}} \Rightarrow \mathrm{CCR}$ |
| 3 |  | sex:A $\Rightarrow$ TMP2 | sex: $B \Rightarrow$ TMP2 | sex:CCR $\Rightarrow$ TMP2 | TMP3 $\Rightarrow$ TMP2 | $\mathrm{D} \Rightarrow$ TMP2 | $\mathrm{X} \Rightarrow$ TMP2 | $\mathrm{Y} \Rightarrow$ TMP2 | $\mathrm{SP} \Rightarrow \mathrm{TMP2}$ |
| 4 |  | $\begin{aligned} & \text { sex:A } \Rightarrow D \\ & \text { SEX A,D } \end{aligned}$ | $\begin{aligned} & \text { sex }: B \Rightarrow D \\ & \text { SEX } B, D \end{aligned}$ | $\begin{aligned} & \text { sex:CCR } \Rightarrow D \\ & \text { SEX CCR,D } \end{aligned}$ | TMP3 $\Rightarrow$ D | $\mathrm{D} \Rightarrow \mathrm{D}$ | $\mathrm{X} \Rightarrow \mathrm{D}$ | $\mathrm{Y} \Rightarrow \mathrm{D}$ | SP $\Rightarrow \mathrm{D}$ |
| 5 |  | $\begin{aligned} & \text { sex: } A \Rightarrow X \\ & \text { SEX } A, X \end{aligned}$ | $\begin{aligned} & \text { sex: } B \Rightarrow X \\ & \text { SEX } B, X \end{aligned}$ | $\begin{aligned} & \text { sex:CCR } \Rightarrow X \\ & \text { SEX CCR, } X \end{aligned}$ | TMP3 $\Rightarrow$ X | $D \Rightarrow X$ | $X \Rightarrow X$ | $Y \Rightarrow X$ | SP $\Rightarrow$ X |
| 6 |  | $\begin{aligned} & \text { sex:A } \Rightarrow Y \\ & \text { SEX } A, Y \end{aligned}$ | $\begin{gathered} \text { sex: } B \Rightarrow Y \\ \text { SEX } B, Y \end{gathered}$ | $\begin{aligned} & \text { sex:CCR } \Rightarrow Y \\ & \text { SEX CCR,Y } \end{aligned}$ | TMP3 $\Rightarrow$ Y | $\mathrm{D} \Rightarrow \mathrm{Y}$ | $X \Rightarrow Y$ | $Y \Rightarrow Y$ | $S P \Rightarrow Y$ |
| 7 |  | $\begin{gathered} \text { sex:A } \Rightarrow \text { SP } \\ \text { SEX A,SP } \end{gathered}$ | $\begin{gathered} \text { sex: } B \Rightarrow S P \\ \text { SEX B,SP } \end{gathered}$ | $\begin{gathered} \text { sex:CCR } \Rightarrow \text { SP } \\ \text { SEX CCR,SP } \end{gathered}$ | TMP3 $\Rightarrow$ SP | $\mathrm{D} \Rightarrow \mathrm{SP}$ | $\mathrm{X} \Rightarrow \mathrm{SP}$ | $\mathrm{Y} \Rightarrow \mathrm{SP}$ | $\mathrm{SP} \Rightarrow \mathrm{SP}$ |
| EXCHANGES |  |  |  |  |  |  |  |  |  |
| $\Downarrow$ LS | MS $\Rightarrow$ | 8 | 9 | A | B | C | D | E | F |
| 0 |  | $A \Leftrightarrow A$ | $B \Leftrightarrow A$ | $C C R \Leftrightarrow A$ | $\begin{gathered} \mathrm{TMP} 3_{\mathrm{L}} \Rightarrow \mathrm{~A} \\ \$ 00: \mathrm{A} \Rightarrow \mathrm{TMP3} \end{gathered}$ | $\begin{aligned} & B \Rightarrow A \\ & A \Rightarrow B \end{aligned}$ | $\begin{gathered} X_{L} \Rightarrow A \\ \$ 00: A \Rightarrow X \end{gathered}$ | $\begin{gathered} Y_{L} \Rightarrow A \\ \$ 00: A \Rightarrow Y \end{gathered}$ | $\begin{aligned} S P_{\mathrm{L}} & \Rightarrow \mathrm{~A} \\ \$ 00: \mathrm{A} & \Rightarrow \mathrm{SP} \end{aligned}$ |
| 1 |  | $A \Leftrightarrow B$ | $B \Leftrightarrow B$ | $C C R \Leftrightarrow B$ | $\begin{gathered} \mathrm{TMP3}_{\mathrm{L}} \Rightarrow \mathrm{~B} \\ \$ \mathrm{FF}: \mathrm{B} \Rightarrow \mathrm{TMP3} \end{gathered}$ | $\begin{gathered} B \Rightarrow B \\ \$ F F \Rightarrow A \end{gathered}$ | $\begin{gathered} X_{L} \Rightarrow B \\ \$ F F: B \Rightarrow X \end{gathered}$ | $\begin{gathered} Y_{L} \Rightarrow B \\ \$ F F: B \Rightarrow Y \end{gathered}$ | $\begin{aligned} S P_{\mathrm{L}} & \Rightarrow \mathrm{~B} \\ \$ F F: B & \Rightarrow \mathrm{SP} \end{aligned}$ |
| 2 |  | A $\Leftrightarrow$ CCR | $B \Leftrightarrow C C R$ | $\mathrm{CCR} \Leftrightarrow \mathrm{CCR}$ | $\begin{gathered} \mathrm{TMP3}_{\mathrm{L}} \Rightarrow \mathrm{CCR} \\ \$ F F: C C R \Rightarrow \text { TMP3 } \end{gathered}$ | $\begin{gathered} \mathrm{B} \Rightarrow \mathrm{CCR} \\ \$ F \mathrm{~F}: C C R \Rightarrow \mathrm{D} \end{gathered}$ | $\begin{gathered} \mathrm{X}_{\mathrm{L}} \Rightarrow \mathrm{CCR} \\ \text { \$FF:CCR } \Rightarrow \mathrm{X} \end{gathered}$ | $\begin{gathered} Y_{L} \Rightarrow C C R \\ \text { \$FF:CCR } \Rightarrow Y \end{gathered}$ | $\begin{gathered} \mathrm{SP} \mathrm{~L}_{\mathrm{L}} \Rightarrow \mathrm{CCR} \\ \$ \mathrm{FF}: \mathrm{CCR} \Rightarrow \mathrm{SP} \end{gathered}$ |
| 3 |  | $\begin{gathered} \$ 00: A \Rightarrow \text { TMP2 } \\ \mathrm{TMP2}_{\mathrm{L}} \Rightarrow \mathrm{~A} \end{gathered}$ | $\begin{gathered} \$ 00: B \Rightarrow \mathrm{TMP2} \\ \mathrm{TMP2}_{\mathrm{L}} \Rightarrow \mathrm{~B} \\ \hline \end{gathered}$ | $\begin{gathered} \$ 00: C C R \Rightarrow \text { TMP2 } \\ \text { TMP2 }_{\mathrm{L}} \Rightarrow \mathrm{CCR} \\ \hline \end{gathered}$ | TMP3 $\Leftrightarrow$ TMP2 | $\mathrm{D} \Leftrightarrow \mathrm{TMP2}$ | X $\Leftrightarrow$ TMP2 | $\mathrm{Y} \Leftrightarrow \mathrm{TMP2}$ | SP $\Leftrightarrow$ TMP2 |
| 4 |  | \$00:A $\Rightarrow$ D | \$00:B $\Rightarrow \mathrm{D}$ | $\begin{gathered} \$ 00: C C R \Rightarrow D \\ B \Rightarrow C C R \end{gathered}$ | TMP3 $\Leftrightarrow$ D | $D \Leftrightarrow D$ | $\mathrm{X} \Leftrightarrow \mathrm{D}$ | $Y \Leftrightarrow D$ | $\mathrm{SP} \Leftrightarrow \mathrm{D}$ |
| 5 |  | $\begin{gathered} \$ 00: A \Rightarrow X \\ X_{L} \Rightarrow A \end{gathered}$ | $\begin{gathered} \$ 00: B \Rightarrow X \\ X_{L} \Rightarrow B \end{gathered}$ | $\begin{gathered} \$ 00: C C R \Rightarrow X \\ X_{L} \Rightarrow C C R \end{gathered}$ | TMP3 $\Leftrightarrow$ X | $D \Leftrightarrow X$ | $X \Leftrightarrow X$ | $Y \Leftrightarrow X$ | SP $\Leftrightarrow \mathrm{X}$ |
| 6 |  | $\begin{gathered} \$ 00: A \Rightarrow Y \\ Y_{L} \Rightarrow A \end{gathered}$ | $\begin{gathered} \$ 00: B \Rightarrow Y \\ Y_{L} \Rightarrow B \end{gathered}$ | $\begin{gathered} \$ 00: C C R \Rightarrow Y \\ Y_{L} \Rightarrow C C R \end{gathered}$ | TMP3 $\Leftrightarrow Y$ | $D \Leftrightarrow Y$ | $X \Leftrightarrow Y$ | $Y \Leftrightarrow Y$ | $S P \Leftrightarrow Y$ |
| 7 |  | $\begin{gathered} \$ 00: A \Rightarrow S P \\ S P_{L} \Rightarrow A \end{gathered}$ | $\begin{gathered} \$ 00: B \Rightarrow S P \\ S P_{L} \Rightarrow B \end{gathered}$ | $\begin{gathered} \$ 00: C C R \Rightarrow S P \\ S P_{L} \Rightarrow C C R \end{gathered}$ | TMP3 $\Leftrightarrow$ SP | $\mathrm{D} \Leftrightarrow \mathrm{SP}$ | $X \Leftrightarrow S P$ | $Y \Leftrightarrow S P$ | $\mathrm{SP} \Leftrightarrow \mathrm{SP}$ |

TMP2 and TMP3 registers are for factory use only.

Table A-6. Loop Primitive Postbyte Encoding (lb)

|  | $\begin{gathered} 10 \\ \mathrm{DBEQ}^{\mathrm{A}}(-) \end{gathered}{ }^{\mathrm{A}}$ | ${ }^{20}{ }^{\text {DBNE }}$ <br> (+) | $\begin{gathered} \hline 30 \\ \substack{\text { DBNE } \\ (-)} \end{gathered}{ }^{\text {A }}$ | $\begin{gathered} 40 \\ \substack{\text { TBEQ } \\ (+)} \end{gathered}{ }^{\text {A }}$ | $\begin{gathered} \text { TBEQ } \\ \substack{\text { TBE } \\ (-)} \end{gathered}$ | (+) | $\begin{gathered} \hline 70 \underset{\substack{\text { TBNE } \\ (-)}}{ }{ }^{\text {A }} \\ \hline \end{gathered}$ | $\begin{gathered} 80 \\ { }_{\substack{\text { IBEQ } \\ (+)}}{ }^{\text {A }} \\ \hline \end{gathered}$ | $\begin{gathered} 90 \\ \substack{\text { IBEQ } \\ (-)} \end{gathered}$ | $\begin{gathered} \text { A0 } \\ \substack{\text { IBNE } \\ (+)} \end{gathered}{ }^{\mathrm{A}}$ | $\begin{gathered} \text { B0 } \\ \substack{\text { IBNE } \\ (-)} \end{gathered}{ }^{\text {A }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DBEQ $(+)$${ }^{\text {B }}$ | $\begin{gathered} \text { DBEQ } \\ (-) \end{gathered}$ | 21 DBNE <br> (+) | ${\underset{c}{\text { DBNE }}}_{\substack{(-)}}^{\text {B }}$ | $\begin{gathered} 41 \\ \substack{\text { TBEQ } \\ (+)} \end{gathered}$ | $\begin{gathered} \mathrm{TBEQ}^{(-)} \boldsymbol{j} \\ \hline \end{gathered}$ |  | $\underset{\substack{\text { TBNE } \\(-)}}{71}$ | $\underbrace{}_{\substack{\text { IBEQ } \\(+)}} \mathrm{B}$ | $\begin{gathered} 91 \\ \substack{\text { IBEQ } \\ (-)} \\ \end{gathered}$ | A1 IBNE $(+)$ | $\boldsymbol{c}_{\substack{\text { IBNE } \\(-)}}{ }^{\text {B }}$ |
| 02 | 12 | 22 | 32 | 42 | 52 | 62 | 72 | 82 | 92 | A2 | B2 |
| 03 | 13 | 23 | 33 | 43 | 53 | 63 | 73 | 83 | 93 | A3 | B3 |
|  | $\begin{gathered} 14 \\ \substack{\text { DBEQ } \\ (-)} \\ \hline \end{gathered}$ | 24 $\substack{\text { DBNE } \\(+)}$ D | 34 $\substack{\text { DBNE } \\(-)}$ D | 44 $\substack{\text { TBEQ } \\(+)}$ D | $\begin{gathered} \hline 54 \\ \substack{\text { TBEQ } \\ (-)} \\ \hline \end{gathered}$ |  | $\underset{\substack{\text { TBNE } \\(-)}}{\mathrm{D}}$ | 84 $\substack{\text { IBEQ } \\(+)}$ D | $\begin{gathered} 94 \\ \substack{\text { IBEQ } \\ (-)} \\ \hline \end{gathered}$ | A4 $\substack{\text { IBNE } \\(+)}$ D | $\underset{\substack{\text { IBNE } \\(-)}}{\text { B4 }}$ |
| $\begin{gathered} 05 \\ \underset{\substack{\text { DBEQ } \\ (+)}}{ } \mathrm{X} \\ \hline \end{gathered}$ | $\begin{gathered} 15 \\ \mathrm{DBEQ}^{(-)} \\ \hline \end{gathered}$ | (+) |  | $\begin{gathered} \hline 45 \\ \substack{\text { TBEQ } \\ (+)} \\ \hline \end{gathered}$ | $\begin{gathered} \hline 55 \\ \substack{\text { TBEQ } \\ (-)} \\ \hline \end{gathered}$ |  | $\underset{\substack{\text { TBNE } \\(-)}}{75}$ | $\begin{gathered} 85 \\ \text { IBEQ }_{\substack{(+)}} \mathrm{X} \\ \hline \end{gathered}$ | $\begin{gathered} 95 \\ { }_{\substack{\text { IBEQ } \\ (-)}} \mathrm{X} \\ \hline \end{gathered}$ | $\underset{\substack{\text { IBNE } \\(+)}}{ } \mathrm{X}$ | $\qquad$ |
| $\begin{gathered} 06 \\ \text { DBEQ }_{\substack{(+)}}{ }^{\mathrm{Y}} \\ \hline \end{gathered}$ | $\begin{gathered} 16 \text { DBEQ }_{\substack{(-)}}^{\mathrm{Y}} \\ \hline \end{gathered}$ | $26{ }_{\text {DBNE }}{ }^{\mathrm{Y}}$ <br> (+) | $\underset{\substack{\text { DBNE } \\(-)}}{36}$ | $\begin{gathered} 46 \\ \substack{\text { TBEQ } \\ (+)} \end{gathered}$ | $\begin{gathered} \text { TBEQ } \\ (-) \\ \hline \end{gathered}$ |  | $\begin{gathered} 76 \text { TBNE } \\ (-) \end{gathered}$ | $\begin{gathered} 86 \\ \text { IBEQ }_{\substack{(+)}} \mathrm{Y} \\ \hline \end{gathered}$ | $\begin{gathered} 96 \\ \text { IBEQ }_{\substack{(-)}} \mathrm{Y} \\ \hline \end{gathered}$ | $\begin{gathered} \text { A6 } \\ \substack{\text { IBNE } \\ (+)} \end{gathered}{ }^{\mathrm{Y}}$ | $\begin{gathered} \substack{\text { B6NE } \\ (-)} \end{gathered}$ |
| $\begin{gathered} 07 \mathrm{DBEQ} \\ (+) \\ \hline \end{gathered}$ | $\begin{gathered} 17 \text { DBEQ } \\ \substack{\text { DP } \\ (-)} \\ \hline \end{gathered}$ | $\begin{gathered} 27 \text { SP } \\ \text { DBNE } \\ (+) \end{gathered}$ | $\begin{gathered} \hline 37 \quad \text { SP } \\ \text { DBNE } \\ (-) \\ \hline \end{gathered}$ |  | $\begin{gathered} \hline 57 \mathrm{SP} \\ \mathrm{TBEQ} \\ (-) \\ \hline \end{gathered}$ | 67 SP | 77 SP TBNE $(-)$ |  | $\begin{gathered} 97 \text { IBEQ } \\ (-) \\ \hline \end{gathered}$ |  | B7 $\left.\begin{array}{c}\text { IBNE } \\ (-)\end{array}\right)$ SP |

Key to Table A-6


Table A-7. Branch/Complementary Branch

| Branch |  |  |  | Complementary Branch |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Test | Mnemonic | Opcode | Boolean | Test | Mnemonic | Opcode | Comment |
| $r>m$ | BGT | 2E | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=0$ | $r \leq m$ | BLE | 2F | Signed |
| $r \geq m$ | BGE | 2C | $\mathrm{N} \oplus \mathrm{V}=0$ | $r<m$ | BLT | 2D | Signed |
| $r=m$ | BEQ | 27 | $\mathrm{Z}=1$ | $r \neq m$ | BNE | 26 | Signed |
| $r \leq m$ | BLE | 2F | $\mathrm{Z}+(\mathrm{N} \oplus \mathrm{V})=1$ | $r>m$ | BGT | 2E | Signed |
| $r<m$ | BLT | 2D | $\mathrm{N} \oplus \mathrm{V}=1$ | $r \geq m$ | BGE | 2C | Signed |
| $r>m$ | BHI | 22 | $\mathrm{C}+\mathrm{Z}=0$ | $r \leq m$ | BLS | 23 | Unsigned |
| $r \geq m$ | BHS/BCC | 24 | $\mathrm{C}=0$ | $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | Unsigned |
| $r=m$ | BEQ | 27 | Z = 1 | $r \neq m$ | BNE | 26 | Unsigned |
| $r \leq m$ | BLS | 23 | $C+Z=1$ | $r>m$ | BHI | 22 | Unsigned |
| $\mathrm{r}<\mathrm{m}$ | BLO/BCS | 25 | $\mathrm{C}=1$ | $r \geq m$ | BHS/BCC | 24 | Unsigned |
| Carry | BCS | 25 | $\mathrm{C}=1$ | No Carry | BCC | 24 | Simple |
| Negative | BMI | 2B | $\mathrm{N}=1$ | Plus | BPL | 2A | Simple |
| Overflow | BVS | 29 | $\mathrm{V}=1$ | No Overflow | BVC | 28 | Simple |
| r=0 | BEQ | 27 | Z = 1 | $r \neq 0$ | BNE | 26 | Simple |
| Always | BRA | 20 | - | Never | BRN | 21 | Unconditional |

For 16-bit offset long branches precede opcode with a $\$ 18$ page prebyte.

## A. 6 Memory Expansion

There are three basic memory expansion configurations in the M68HC12 and HCS12 MCU Families.

1. Basic 64 Kbyte memory map with no additional expanded memory support
2. $>5$ megabyte expanded memory support with 8 -bit PPAGE, DPAGE, and EPAGE registers (MC68HC812A4 only)
3. >1 megabyte expanded memory support with 6 -bit PPAGE register only - This configuration applies to all currently available HC12 and HCS12 devices with >60 Kbytes of on-chip FLASH memory.

## Memory precedence

- Highest -

On-chip registers (usually $\$ 0000$ or $\$ 1000$ )
BDM ROM (only when BDM active)
On-chip RAM
On-chip EEPROM
On-chip program memory (FLASH or ROM)
Expansion windows (on MCUs with expanded memory)
Other external memory

- Lowest -

CPU sees 64 Kbytes of address space (CPU_ADDR [15:0])
PPAGE 8 -bit register to select 1 of $256-16$ Kbyte program pages or 6 -bit register to select 1 of $64-16$ Kbyte program pages DPAGE 8 -bit register to select 1 of 256 - 4 Kbyte data pages EPAGE 8-bit register to select 1 of $256-1$ Kbyte extra pages

## Extended address is up to 22 bits (EXT_ADDR [21:0])

Program expansion window works with CALL and RTC instructions to simplify program access to extended memory space. Data and extra expansion windows (when present) use traditional banked expansion memory techniques.

## Program window

| If | CPU_ADDR [15:0] = \$8000-BFFF and PWEN = 1 |
| :---: | :--- |
| Then (HCS12) | EXT_ADDR [21:0] = PPAGE [7:0]:CPU_ADDR [13:0] | or (M68HC12) EXT_ADDR [19:0] = PPAGE [5:0]:CPU_ADDR [13:0]

Program window works with CALL/RTC to automate bank switching.
256 pages (banks) of 16 Kbytes each = 4 megabytes or
64 pages (banks) of 16 Kbytes each $=1$ megabyte

## Data window (when present)

If CPU_ADDR [15:0] = \$7000-7FFF and DWEN $=1$
Then EXT_ADDR [21:0] = 1:1:DPAGE [7:0]:CPU_ADDR [11:0]
User program controls DPAGE value
Extra window (when present)
If CPU_ADDR [15:0] = \$0000-03FF and EWDIR = 1
and EWEN = 1
or CPU_ADDR [15:0] = \$0400-07FF and EWDIR $=0$ and EWEN = 1
Then EXT_ADDR [21:0] = 1:1:1:1:EPAGE [7:0]:CPU_ADDR [9:0]
User program controls EPAGE value

## CPU address not in any enabled window

EXT_ADDR [21:0] = 1:1:1:1:1:1:CPU_ADDR [15:0] (4 megabyte map)
or (for 1 megabyte map)
If CPU_ADDR [15:0] = \$0000-3FFF
Then EXT_ADDR [19:0] = 1:1:1:1:0:1:CPU_ADDR [13:0] This causes the FLASH at PPAGE \$3D to also appear as unpaged memory at CPU addresses \$0000-3FFF.
If CPU_ADDR [15:0] = \$4000-7FFF
Then EXT_ADDR [19:0] = 1:1:1:1:1:0:CPU_ADDR [13:0]
This causes the FLASH at PPAGE \$3E to also appear as unpaged memory at CPU addresses \$4000-7FFF.
If CPU_ADDR [15:0] = \$C000-FFFF
Then EXT_ADDR [19:0] = 1:1:1:1:1:1:CPU_ADDR [13:0]
This causes the FLASH at PPAGE \$3F to also appear as unpaged memory at CPU addresses \$C000-FFFF.


Figure A-2. Memory Mapping in 1-Megabyte Map (HCS12)


Figure A-3. Memory Mapping in 4-Megabyte Map (M68HC12)

Table A-8. Hexadecimal to ASCII Conversion

| Hex | ASCII | Hex | ASCII | Hex | ASCII | Hex | ASCII |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| \$00 | NUL | \$20 | SP space | \$40 | @ | \$60 | grave |
| \$01 | SOH | \$21 | ! | \$41 | A | \$61 | a |
| \$02 | STX | \$22 | " quote | \$42 | B | \$62 | b |
| \$03 | ETX | \$23 | \# | \$43 | C | \$63 | c |
| \$04 | EOT | \$24 | \$ | \$44 | D | \$64 | d |
| \$05 | ENQ | \$25 | \% | \$45 | E | \$65 | e |
| \$06 | ACK | \$26 | \& | \$46 | F | \$66 | $f$ |
| \$07 | BEL beep | \$27 | ' apost. | \$47 | G | \$67 | g |
| \$08 | $\begin{gathered} \text { BS back } \\ \text { sp } \end{gathered}$ | \$28 | ( | \$48 | H | \$68 | h |
| \$09 | HT tab | \$29 | ) | \$49 | 1 | \$69 | i |
| \$0A | $\begin{gathered} \mathrm{LF} \\ \text { linefeed } \end{gathered}$ | \$2A | * | \$4A | $J$ | \$6A | j |
| \$0B | VT | \$2B | + | \$4B | K | \$6B | k |
| \$0C | FF | \$2C | , comma | \$4C | L | \$6C | I |
| \$0D | CR return | \$2D | - dash | \$4D | M | \$6D | m |
| \$0E | SO | \$2E | . period | \$4E | N | \$6E | n |
| \$0F | SI | \$2F | 1 | \$4F | 0 | \$6F | 0 |
| \$10 | DLE | \$30 | 0 | \$50 | P | \$70 | p |
| \$11 | DC1 | \$31 | 1 | \$51 | Q | \$71 | q |
| \$12 | DC2 | \$32 | 2 | \$52 | R | \$72 | r |
| \$13 | DC3 | \$33 | 3 | \$53 | S | \$73 | s |
| \$14 | DC4 | \$34 | 4 | \$54 | T | \$74 | t |
| \$15 | NAK | \$35 | 5 | \$55 | U | \$75 | u |
| \$16 | SYN | \$36 | 6 | \$56 | V | \$76 | v |
| \$17 | ETB | \$37 | 7 | \$57 | W | \$77 | w |
| \$18 | CAN | \$38 | 8 | \$58 | X | \$78 | x |
| \$19 | EM | \$39 | 9 | \$59 | Y | \$79 | y |
| \$1A | SUB | \$3A | : | \$5A | Z | \$7A | z |
| \$1B | ESCAPE | \$3B | ; | \$5B | [ | \$7B | \{ |
| \$1C | FS | \$3C | < | \$5C | 1 | \$7C | \| |
| \$1D | GS | \$3D | = | \$5D | ] | \$7D | \} |
| \$1E | RS | \$3E | > | \$5E | $\wedge$ | \$7E | ~ |
| \$1F | US | \$3F | ? | \$5F | _ under | \$7F | DEL delete |

## A. 7 Hexadecimal to Decimal Conversion

To convert a hexadecimal number (up to four hexadecimal digits) to decimal, look up the decimal equivalent of each hexadecimal digit in Table A-9. The decimal equivalent of the original hexadecimal number is the sum of the weights found in the table for all hexadecimal digits.

Table A-9. Hexadecimal to/from Decimal Conversion

| $\mathbf{1 5}$ | Bit |  | $\mathbf{8}$ | $\mathbf{7}$ | Bit |  | $\mathbf{0}$ |
| :---: | ---: | ---: | ---: | ---: | ---: | ---: | ---: |
| $\mathbf{1 5}$ | $\mathbf{1 2}$ |  | $\mathbf{1 1}$ | $\mathbf{8}$ | $\mathbf{7}$ | $\mathbf{4}$ | $\mathbf{3}$ |
| 4th Hex Digit |  | 3rd Hex Digit |  | 2nd Hex Digit |  | 1st Hex Digit |  |
| Hex | Decimal | Hex | Decimal | Hex | Decimal | Hex | Decimal |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 4,096 | 1 | 256 | 1 | 16 | 1 | 1 |
| 2 | 8,192 | 2 | 512 | 2 | 32 | 2 | 2 |
| 3 | 12,288 | 3 | 768 | 3 | 48 | 3 | 3 |
| 4 | 16,384 | 4 | 1,024 | 4 | 64 | 4 | 4 |
| 5 | 20,480 | 5 | 1,280 | 5 | 80 | 5 | 5 |
| 6 | 24,576 | 6 | 1,536 | 6 | 96 | 6 | 6 |
| 7 | 28,672 | 7 | 1,792 | 7 | 112 | 7 | 7 |
| 8 | 32,768 | 8 | 2,048 | 8 | 128 | 8 | 8 |
| 9 | 36,864 | 9 | 2,304 | 9 | 144 | 9 | 9 |
| A | 40,960 | A | 2,560 | A | 160 | A | 10 |
| B | 45,056 | B | 2,816 | B | 176 | B | 11 |
| C | 49,152 | C | 3,072 | C | 192 | C | 12 |
| D | 53,248 | D | 3,328 | D | 208 | D | 13 |
| E | 57,344 | E | 3,484 | E | 224 | E | 14 |
| F | 61,440 | F | 3,840 | F | 240 | F | 15 |

## A. 8 Decimal to Hexadecimal Conversion

To convert a decimal number (up to 65,53510 ) to hexadecimal, find the largest decimal number in Table A-9 that is less than or equal to the number you are converting. The corresponding hexadecimal digit is the most significant hexadecimal digit of the result. Subtract the decimal number found from the original decimal number to get the remaining decimal value. Repeat the procedure using the remaining decimal value for each subsequent hexadecimal digit.

# Appendix B. M68HC11 to CPU12 Upgrade Path 

## B. 1 Contents

B. 2 Introduction ..... 446
B. 3 CPU12 Design Goals ..... 446
B. 4 Source Code Compatibility ..... 446
B. 5 Programmer's Model and Stacking ..... 449
B. 6 True 16-Bit Architecture ..... 449
B.6.1 Bus Structures ..... 450
B.6.2 Instruction Queue ..... 450
B.6.3 Stack Function ..... 452
B. 7 Improved Indexing ..... 453
B.7.1 Constant Offset Indexing ..... 454
B.7.2 Auto-Increment Indexing ..... 455
B.7.3 Accumulator Offset Indexing ..... 456
B.7.4 Indirect Indexing ..... 457
B. 8 Improved Performance ..... 457
B.8.1 Reduced Cycle Counts. ..... 458
B.8.2 Fast Math ..... 458
B.8.3 Code Size Reduction ..... 459
B. 9 Additional Functions ..... 461
B.9.1 Memory-to-Memory Moves ..... 463
B.9.2 Universal Transfer and Exchange ..... 464
B.9.3 Loop Construct ..... 464
B.9.4 Long Branches ..... 464
B.9.5 Minimum and Maximum Instructions ..... 465
B.9.6 Fuzzy Logic Support. ..... 466
B.9.7 Table Lookup and Interpolation ..... 466
B.9.8 Extended Bit Manipulation ..... 467
B.9.9 Push and Pull D and CCR ..... 467
B.9.10 Compare SP ..... 467
B.9.11 Support for Memory Expansion ..... 467

## M68HC11 to CPU12 Upgrade Path

## B. 2 Introduction

This appendix discusses similarities and differences between the CPU12 and the M68HC11 CPU. In general, the CPU12 is a proper superset of the M68HC11. Significant changes have been made to improve the efficiency and capabilities of the CPU12 without eliminating compatibility and familiarity for the large community of M68HC11 programmers.

## B. 3 CPU12 Design Goals

The primary goals of the CPU12 design were:

- Absolute source code compatibility with the M 68 HC 11
- Same programming model
- Same stacking operations
- Upgrade to 16 -bit architecture
- Eliminate extra byte/extra cycle penalty for using index register Y
- Improve performance
- Improve compatibility with high-level languages


## B. 4 Source Code Compatibility

Every M68HC11 instruction mnemonic and source code statement can be assembled directly with a CPU12 assembler with no modifications.

The CPU12 supports all M68HC11 addressing modes and includes several new variations of indexed addressing mode. CPU12 instructions affect condition code bits in the same way as M 68 HC 11 instructions.

CPU12 object code is similar to but not identical to M68HC11 object code. Some primary objectives, such as the elimination of the penalty for using Y , could not be achieved without object code differences. While the object code has been changed, the majority of the opcodes are identical to those of the M6800, which was developed more than 20 years earlier.

The CPU12 assembler automatically translates a few M68HC11 instruction mnemonics into functionally equivalent CPU12 instructions. For example, the CPU12 does not have an increment stack pointer (INS) instruction, so the INS mnemonic is translated to LEAS 1,S. The CPU12 does provide single-byte DEX, DEY, INX, and INY instructions because the LEAX and LEAY instructions do not affect the condition codes, while the M68HC11 instructions update the $Z$ bit according to the result of the decrement or increment.

Table B-1 shows M68HC11 instruction mnemonics that are automatically translated into equivalent CPU12 instructions. This translation is performed by the assembler so there is no need to modify an old M 68 HC 11 program to assemble it for the CPU12. In fact, the M68HC11 mnemonics can be used in new CPU12 programs.

Table B-1. Translated M68HC11 Mnemonics

| M68HC11 <br> Mnemonic | Equivalent CPU12 Instruction | Comments |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { ABX } \\ & \text { ABY } \end{aligned}$ | LEAX B, X <br> LEAY B,Y | Since CPU12 has accumulator offset indexing, $A B X$ and $A B Y$ are rarely used in new CPU12 programs. ABX is one byte on M 68 HC 11 but ABY is two bytes. The LEA substitutes are two bytes. |
| $\begin{aligned} & \text { CLC } \\ & \text { CLI } \\ & \text { CLV } \\ & \text { SEC } \\ & \text { SEI } \\ & \text { SEV } \end{aligned}$ | ANDCC \#\$FE ANDCC \#\$EF ANDCC \#\$FD ORCC \#\$01 ORCC \#\$10 ORCC \#\$02 | ANDCC and ORCC now allow more control over the CCR, including the ability to set or clear multiple bits in a single instruction. These instructions take one byte each on M 68 HC 11 while the ANDCC and ORCC equivalents take two bytes each. |
| $\begin{aligned} & \text { DES } \\ & \text { INS } \end{aligned}$ | $\begin{aligned} & \text { LEAS -1,S } \\ & \text { LEAS 1,S } \end{aligned}$ | Unlike DEX and INX, DES and INS did not affect CCR bits in the M68HC11, so the LEAS equivalents in CPU12 duplicate the function of DES and INS. These instructions are one byte on M68HC11 and two bytes on CPU12. |
| $\begin{aligned} & \text { TAP } \\ & \text { TPA } \\ & \text { TSX } \\ & \text { TSY } \\ & \text { TXS } \\ & \text { TYS } \\ & \text { XGDX } \end{aligned}$ | TFR A,CCR TFR CCR, A TFR S, X TFR S, Y TFR X,S TFR Y,S EXG D,X EXG D,Y | The M68HC11 has a small collection of specific transfer and exchange instructions. CPU12 expanded this to allow transfer or exchange between any two CPU registers. For all but TSY and TYS (which take two bytes on either CPU), the CPU12 transfer/exchange costs one extra byte compared to the M68HC11. The substitute instructions execute in one cycle rather than two. |

All of the translations produce the same amount of or slightly more object code than the original M68HC11 instructions. However, there are offsetting savings in other instructions. Y-indexed instructions in particular assemble into one byte less object code than the same M68HC11 instruction.

The CPU12 has a 2 -page opcode map, rather than the 4 -page M 68 HC 11 map. This is largely due to redesign of the indexed addressing modes. Most of pages 2, 3, and 4 of the M68HC11 opcode map are required because $Y$-indexed instructions use different opcodes than X-indexed instructions. Approximately two-thirds of the M68HC11 page 1 opcodes are unchanged in CPU12, and some M68HC11 opcodes have been moved to page 1 of the CPU12 opcode map. Object code for each of the moved instructions is one byte smaller than object code for the equivalent M68HC11 instruction. Table B-2 shows instructions that assemble to one byte less object code on the CPU12.

Table B-2. Instructions with Smaller Object Code

| Instruction | Comments |
| :---: | :---: |
| $\begin{aligned} & \text { DEY } \\ & \text { INY } \end{aligned}$ | Page 2 opcodes in M68HC11 but page 1 in CPU12 |
| INST n, Y | For values of n less than 16 (the majority of cases). Were on page 2 , now are on page 1. Applies to BSET, BCLR, BRSET, BRCLR, NEG, COM, LSR, ROR, ASR, ASL, ROL, DEC, INC, TST, JMP, CLR, SUB, CMP, SBC, SUBD, ADDD, AND, BIT, LDA, STA, EOR, ADC, ORA, ADD, JSR, LDS, and STS. If $X$ is the index reference and the offset is greater than 15 (much less frequent than offsets of 0,1 , and 2), the CPU12 instruction assembles to one byte more of object code than the equivalent M68HC11 instruction. |
| PSHY PULY | Were on page 2, now are on page 1 |
| $\begin{aligned} & \hline \text { LDY } \\ & \text { STY } \\ & \text { CPY } \end{aligned}$ | Were on page 2 , now are on page 1 |
| CPY n, Y LDY $n, Y$ STY $n, Y$ | For values of n less than 16 (the majority of cases); were on page 3, now are on page 1 |
| CPD | Was on page 2, 3, or 4, now on page 1 . In the case of indexed with offset greater than 15, CPU12 and M68HC11 object code are the same size. |

Instruction set changes offset each other to a certain extent.
Programming style also affects the rate at which instructions appear. As a test, the BUFFALO monitor, an 8-Kbyte M68HC11 assembly code program, was reassembled for the CPU12. The resulting object code is six bytes smaller than the M68HC11 code. It is fair to conclude that M68HC11 code can be reassembled with very little change in size.

The relative size of code for M 68 HC 11 vs. code for CPU12 has also been tested by rewriting several smaller programs from scratch. In these cases, the CPU12 code is typically about 30 percent smaller. These savings are mostly due to improved indexed addressing.

It seems useful to mention the results of size comparisons done on C programs. A C program compiled for the CPU12 is about 30 percent smaller than the same program compiled for the M68HC11. The savings are largely due to better indexing.

## B. 5 Programmer's Model and Stacking

The CPU12 programming model and stacking order are identical to those of the M68HC11.

## B. 6 True 16-Bit Architecture

The M68HC11 is a direct descendant of the M6800, one of the first microprocessors, which was introduced in 1974. The M6800 was strictly an 8-bit machine, with 8-bit data buses and 8-bit instructions. As Motorola devices evolved from the M6800 to the M68HC11, a number of 16-bit instructions were added, but the data buses remained eight bits wide, so these instructions were performed as sequences of 8-bit operations. The CPU12 is a true 16-bit implementation, but it retains the ability to work with the mostly 8-bit M68HC11 instruction set. The larger arithmetic logic unit (ALU) of the CPU12 (it can perform some 20-bit operations) is used to calculate 16-bit pointers and to speed up math operations.

## B.6.1 Bus Structures

The CPU12 is a 16-bit processor with 16-bit data paths. Typical HCS12 and M 68 HC 12 devices have internal and external 16-bit data paths, but some derivatives incorporate operating modes that allow for an 8-bit data bus, so that a system can be built with low-cost 8-bit program memory. HCS12 and M68HC12 MCUs include an on-chip integration module that manages the external bus interface. When the CPU makes a 16-bit access to a resource that is served by an 8-bit bus, the integration module performs two 8-bit accesses, freezes the CPU clocks for part of the sequence, and assembles the data into a 16-bit word. As far as the CPU is concerned, there is no difference between this access and a 16-bit access to an internal resource via the 16-bit data bus. This is similar to the way an M68HC11 can stretch clock cycles to accommodate slow peripherals.

## B.6.2 Instruction Queue

The CPU12 has a 2 -word instruction queue and a 16-bit holding buffer, which sometimes acts as a third word for queueing program information. All program information is fetched from memory as aligned 16-bit words, even though there is no requirement for instructions to begin or end on even word boundaries. There is no penalty for misaligned instructions. If a program begins on an odd boundary (if the reset vector is an odd address), program information is fetched to fill the instruction queue, beginning with the aligned word at the next address below the misaligned reset vector. The instruction queue logic starts execution with the opcode in the low-order half of this word.

The instruction queue causes three bytes of program information (starting with the instruction opcode) to be directly available to the CPU at the beginning of every instruction. As it executes, each instruction performs enough additional program fetches to refill the space it took up in the queue. Alignment information is maintained by the logic in the instruction queue. The CPU provides signals that tell the queue logic when to advance a word of program information and when to toggle the alignment status.

The CPU is not aware of instruction alignment. The queue logic includes a multiplexer that sorts out the information in the queue to present the opcode and the next two bytes of information as CPU inputs. The
multiplexer determines whether the opcode is in the even or odd half of the word at the head of the queue. Alignment status is also available to the ALU for address calculations. The execution sequence for all instructions is independent of the alignment of the instruction.

The only situation where alignment can affect the number of cycles an instruction takes occurs in devices that have a narrow (8-bit) external data bus and is related to optional program fetch cycles (O type cycles). O cycles are always performed, but serve different purposes determined by instruction size and alignment.

Each instruction includes one program fetch cycle for every two bytes of object code. Instructions with an odd number of bytes can use an O cycle to fetch an extra word of object code. If the queue is aligned at the start of an instruction with an odd byte count, the last byte of object code shares a queue word with the opcode of the next instruction. Since this word holds part of the next instruction, the queue cannot advance after the odd byte executes because the first byte of the next instruction would be lost. In this case, the O cycle appears as a free cycle since the queue is not ready to accept the next word of program information. If this same instruction had been misaligned, the queue would be ready to advance and the O cycle would be used to perform a program word fetch.

In a single-chip system or in a system with the program in 16-bit memory, both the free cycle and the program fetch cycle take one bus cycle. In a system with the program in an external 8-bit memory, the O cycle takes one bus cycle when it appears as a free cycle, but it takes two bus cycles when used to perform a program fetch. In this case, the on-chip integration module freezes the CPU clocks long enough to perform the cycle as two smaller accesses. The CPU handles only 16-bit data, and is not aware that the 16-bit program access is split into two 8-bit accesses.

To allow development systems to track events in the CPU12 instruction queue, two status signals (IPIPE[1:0]) provide information about data movement in the queue and about the start of instruction execution. A development system can use this information along with address and data information to externally reconstruct the queue. This representation of the queue can also track both the data and address buses.

## B.6.3 Stack Function

Both the M68HC11 and the CPU12 stack nine bytes for interrupts. Since this is an odd number of bytes, there is no practical way to ensure that the stack will stay aligned. To ensure that instructions take a fixed number of cycles regardless of stack alignment, the internal RAM in M68HC12 MCUs is designed to allow single cycle 16-bit accesses to misaligned addresses. As long as the stack is located in this special RAM, stacking and unstacking operations take the same amount of execution time, regardless of stack alignment. If the stack is located in an external 16-bit RAM, a PSHX instruction can take two or three cycles depending on the alignment of the stack. This extra access time is transparent to the CPU because the integration module freezes the CPU clocks while it performs the extra 8 -bit bus cycle required for a misaligned stack operation.

The CPU12 has a "last-used" stack rather than a "next-available" stack like the M68HC11 CPU. That is, the stack pointer points to the last 16-bit stack address used, rather than to the address of the next available stack location. This generally has very little effect, because it is very unusual to access stacked information using absolute addressing. The change allows a 16 -bit word of data to be removed from the stack without changing the value of the SP twice.

To illustrate, consider the operation of a PULX instruction. With the next-available M68HC11 stack, if the SP = \$01F0 when execution begins, the sequence of operations is: $S P=S P+1$; load $X$ from \$01F1:01F2; SP = SP + 1; and the SP ends up at \$01F2. With the last-used CPU12 stack, if the SP = \$01F0 when execution begins, the sequence is: load $X$ from $\$ 01 F 0: 01 F 1 ; S P=S P+2$; and the $S P$ again ends up at $\$ 01 F 2$. The second sequence requires one less stack pointer adjustment.

The stack pointer change also affects operation of the TSX and TXS instructions. In the M68HC11, TSX increments the SP by one during the transfer. This adjustment causes the X index to point to the last stack location used. The TXS instruction operates similarly, except that it decrements the SP by one during the transfer. CPU12 TSX and TXS instructions are ordinary transfers - the CPU12 stack requires no adjustment.

For ordinary use of the stack, such as pushes, pulls, and even manipulations involving TSX and TXS, there are no differences in the way the M68HC11 and the CPU12 stacks look to a programmer. However, the stack change can affect a program algorithm in two subtle ways.

The LDS \#\$xxxx instruction is normally used to initialize the stack pointer at the start of a program. In the M68HC11, the address specified in the LDS instruction is the first stack location used. In the CPU12, however, the first stack location used is one address lower than the address specified in the LDS instruction. Since the stack builds downward, M68HC11 programs reassembled for the CPU12 operate normally, but the program stack is one physical address lower in memory.

In very uncommon situations, such as test programs used to verify CPU operation, a program could initialize the SP, stack data, and then read the stack via an extended mode read (it is normally improper to read stack data from an absolute extended address). To make an M68HC11 source program that contains such a sequence work on the CPU12, change either the initial LDS \#\$xxxx or the absolute extended address used to read the stack.

## B. 7 Improved Indexing

The CPU12 has significantly improved indexed addressing capability, yet retains compatibility with the M 68 HC 11 . The one cycle and one byte cost of doing Y-related indexing in the M68HC11 has been eliminated. In addition, high-level language requirements, including stack relative indexing and the ability to perform pointer arithmetic directly in the index registers, have been accommodated.

The M68HC11 has one variation of indexed addressing that works from X or Y as the reference pointer. For X indexed addressing, an 8-bit unsigned offset in the instruction is added to the index pointer to arrive at the address of the operand for the instruction. A load accumulator instruction assembles into two bytes of object code, the opcode and a 1-byte offset. Using $Y$ as the reference, the same instruction assembles into three bytes (a page prebyte, the opcode, and a 1-byte offset.) Analysis of M68HC11 source code indicates that the offset is most frequently zero and seldom greater than four.

The CPU12 indexed addressing scheme uses a postbyte plus 0,1 , or 2 extension bytes after the instruction opcode. These bytes specify which index register is used, determine whether an accumulator is used as the offset, implement automatic pre/post increment/decrement of indices, and allow a choice of 5 -, 9-, or 16 -bit signed offsets. This approach eliminates the differences between X and Y register use and dramatically enhances indexed addressing capabilities.

Major improvements that result from this new approach are:

- Stack pointer can be used as an index register in all indexed operations (very important for C compilers)
- Program counter can be used as index register in all but auto inc/dec modes
- Accumulator offsets allowed using $A, B$, or $D$ accumulators
- Automatic pre- or post- increment or decrement by -8 to +8
- 5-bit, 9-bit, or 16-bit signed constant offsets (M68HC11 only supported positive unsigned 8-bit offsets)
- 16-bit offset indexed-indirect and accumulator D offset indexed-indirect

The change completely eliminates pages three and four of the M68HC11 opcode map and eliminates almost all instructions from page two of the opcode map. For offsets of 0 to +15 from the $X$ index register, the object code is the same size as it was for the M68HC11. For offsets of 0 to +15 from the Y index register, the object code is one byte smaller than it was for the M68HC11.

Table A-3 and Table A-4 summarize CPU12 indexed addressing mode capabilities. Table A-6 shows how the postbyte is encoded.

## B.7.1 Constant Offset Indexing

The CPU12 offers three variations of constant offset indexing to optimize the efficiency of object code generation.

The most common constant offset is 0 . Offsets of $1,2,3,4$ are used fairly often, but with less frequency than 0.

The 5-bit constant offset variation covers the most frequent indexing requirements by including the offset in the postbyte. This reduces a load accumulator indexed instruction to two bytes of object code, and matches the object code size of the smallest M68HC11 indexed instructions, which can only use $X$ as the index register. The CPU12 can use $\mathrm{X}, \mathrm{Y}, \mathrm{SP}$, or PC as the index reference with no additional object code size cost.

The signed 9 -bit constant offset indexing mode covers the same positive range as the M 68 HC 118 -bit unsigned offset. The size was increased to nine bits with the sign bit (ninth bit) included in the postbyte, and the remaining 8 bits of the offset in a single extension byte.

The 16 -bit constant offset indexing mode allows indexed access to the entire normal 64-Kbyte address space. Since the address consists of 16 bits, the 16 -bit offset can be regarded as a signed ( $-32,768$ to $+32,767$ ) or unsigned ( 0 to 65,535 ) value. In 16 -bit constant offset mode, the offset is supplied in two extension bytes after the opcode and postbyte.

## B.7.2 Auto-Increment Indexing

The CPU12 provides greatly enhanced auto increment and decrement modes of indexed addressing. In the CPU12, the index modification may be specified for before the index is used (pre-), or after the index is used (post-), and the index can be incremented or decremented by any amount from one to eight, independent of the size of the operand that was accessed. $\mathrm{X}, \mathrm{Y}$, and SP can be used as the index reference, but this mode does not allow PC to be the index reference (this would interfere with proper program execution).

This addressing mode can be used to implement a software stack structure or to manipulate data structures in lists or tables, rather than manipulating bytes or words of data. Anywhere an M68HC11 program has an increment or decrement index register operation near an indexed mode instruction, the increment or decrement operation can be combined with the indexed instruction with no cost in object code size, as shown in the following code comparison.

| 18 | A6 | 00 | LDAA $0, Y$ |  |  |  |
| :--- | :--- | ---: | :--- | :--- | :--- | :--- |
| 18 | 08 | ANY | 71 | LDAA | $2, Y+$ |  |
| 18 | 08 | INY |  |  |  |  |

The M68HC11 object code requires seven bytes, while the CPU12 requires only two bytes to accomplish the same functions. Three bytes of M68HC11 code were due to the page prebyte for each Y-related instruction (\$18). CPU12 post-increment indexing capability allowed the two INY instructions to be absorbed into the LDAA indexed instruction. The replacement code is not identical to the original 3-instruction sequence because the $Z$ condition code bit is affected by the M68HC11 INY instructions, while the $Z$ bit in the CPU12 would be determined by the value loaded into $A$.

## B.7.3 Accumulator Offset Indexing

This indexed addressing variation allows the programmer to use either an 8-bit accumulator (A or B) or the 16-bit D accumulator as the offset for indexed addressing. This allows for a program-generated offset, which is more difficult to achieve in the M68HC11. The following code compares the M68HC11 and CPU12 operations.


The CPU12 object code is only one byte smaller, but the LDX \# instruction is outside the loop. It is not necessary to reload the base address in the index register on each pass through the loop because the LDAA $B, X$ instruction does not alter the index register. This reduces the loop execution time from 15 cycles to six cycles. This reduction, combined with the $25-\mathrm{MHz}$ bus speed of the HCS12 (M68HC12) Family, can have significant effects.

## B.7.4 Indirect Indexing

The CPU12 allows some forms of indexed indirect addressing where the instruction points to a location in memory where the address of the operand is stored. This is an extra level of indirection compared to ordinary indexed addressing. The two forms of indexed indirect addressing are 16 -bit constant offset indexed indirect and $D$ accumulator indexed indirect. The reference index register can be $\mathrm{X}, \mathrm{Y}$, SP, or PC as in other CPU12 indexed addressing modes. PC-relative indirect addressing is one of the more common uses of indexed indirect addressing. The indirect variations of indexed addressing help in the implementation of pointers. D accumulator indexed indirect addressing can be used to implement a runtime computed GOTO function. Indirect addressing is also useful in high-level language compilers. For instance, PC-relative indirect indexing can be used to efficiently implement some C case statements.

## B. 8 Improved Performance

The HCS12 uses a system-on-a-chip (SoC) design methodology and is normally implemented in a $0.25 \mu$ FLASH process. HCS12 devices can operate at up to 25 MHz and are designed to be migrated easily to faster, smaller silicon process technologies as they are developed.

The M68HC12 improves on M68HC11 performance in several ways. M68HC12 devices are designed using sub-micron design rules and fabricated using advanced semiconductor processing, the same methods used to manufacture the M68HC16 and M68300 Families of modular microcontrollers. M68HC12 devices have a base bus speed of 8 MHz and are designed to operate over a wide range of supply voltages.

The 16 -bit wide architecture of the CPU12 also increases performance. Beyond these obvious improvements, the CPU12 uses a reduced number of cycles for many of its instructions, and a 20-bit ALU makes certain CPU12 math operations much faster.

## M68HC11 to CPU12 Upgrade Path

## B.8.1 Reduced Cycle Counts

No M68HC11 instruction takes less than two cycles, but the CPU12 has more than 50 opcodes that take only one cycle. Some of the reduction comes from the instruction queue, which ensures that several program bytes are available at the start of each instruction. Other cycle reductions occur because the CPU12 can fetch 16 bits of information at a time, rather than eight bits at a time.

## B.8.2 Fast Math

The CPU12 has some of the fastest math ever designed into a Motorola general-purpose MCU. Much of the speed is due to a 20-bit ALU that can perform two smaller operations simultaneously. The ALU can also perform two operations in a single bus cycle in certain cases.

Table B-3 compares the speed of CPU12 and M68HC11 math instructions. The CPU12 requires fewer cycles to perform an operation, and the cycle time is considerably faster than that of the M 68 HC 11 .

The IDIVS instruction is included specifically for $C$ compilers, where word-sized operands are divided to produce a word-sized result (unlike the $32 \div 16=16$ EDIV). The EMUL and EMULS instructions place the result in registers so a C compiler can choose to use only 16 bits of the 32-bit result.

Table B-3. Comparison of Math Instruction Speeds

| Instruction Mnemonic | Math Operation | $\begin{gathered} \text { M68HC11 } \\ 1 \text { Cycle = } 250 \text { ns } \end{gathered}$ | M68HC11 <br> With Coprocessor <br> 1 Cycle = 250 ns | CPU12 <br> 1 Cycle = 40 ns (125 ns in M68HC12) |
| :---: | :---: | :---: | :---: | :---: |
| MUL | $\begin{gathered} 8 \times 8=16 \\ \text { (signed) } \end{gathered}$ | 10 cycles | - | 3 cycles |
| EMUL | $\begin{gathered} 16 \times 16=32 \\ \text { (unsigned) } \end{gathered}$ | - | 20 cycles | 3 cycles |
| EMULS | $\begin{gathered} 16 \times 16=32 \\ (\text { signed) } \end{gathered}$ | - | 20 cycles | 3 cycles |
| IDIV | $\begin{gathered} 16 \div 16=16 \\ \text { (unsigned) } \end{gathered}$ | 41 cycles | - | 12 cycles |
| FDIV | $\begin{gathered} 16 \div 16=16 \\ \text { (fractional) } \end{gathered}$ | 41 cycles | - | 12 cycles |
| EDIV | $\begin{gathered} 32 \div 16=16 \\ \text { (unsigned) } \end{gathered}$ | - | 33 cycles | 11 cycles |
| EDIVS | $\begin{gathered} 32 \div 16=16 \\ \text { (signed) } \end{gathered}$ | - | 37 cycles | 12 cycles |
| IDIVS | $\begin{gathered} 16 \div 16=16 \\ \text { (signed) } \end{gathered}$ | - | - | 12 cycles |
| EMACS | $\begin{aligned} & 32 \times(16 \times 16) \Rightarrow 32 \\ & (\text { signed MAC }) \end{aligned}$ | - | 20 cycles | 12 cycles |

## B.8.3 Code Size Reduction

CPU12 assembly language programs written from scratch tend to be 30 percent smaller than equivalent programs written for the M68HC11. This figure has been independently qualified by Motorola programmers and an independent $C$ compiler vendor. The major contributors to the reduction appear to be improved indexed addressing and the universal transfer/exchange instruction.

In some specialized areas, the reduction is much greater. A fuzzy logic inference kernel requires about 250 bytes in the M 68 HC 11 , and the same program for the CPU12 requires about 50 bytes. The CPU12 fuzzy logic instructions replace whole subroutines in the M 68 HC 11 version. Table lookup instructions also greatly reduce code space.

Other CPU12 code space reductions are more subtle. Memory-tomemory moves are one example. The CPU12 move instruction requires almost as many bytes as an equivalent sequence of M68HC11 instructions, but the move operations themselves do not require the use of an accumulator. This means that the accumulator often need not be saved and restored, which saves instructions.

Arithmetic operations on index pointers are another example. The M68HC11 usually requires that the content of the index register be moved into accumulator D, where calculations are performed, then back to the index register before indexing can take place. In the CPU12, the LEAS, LEAX, and LEAY instructions perform arithmetic operations directly on the index pointers. The pre-/post-increment/decrement variations of indexed addressing also allow index modification to be incorporated into an existing indexed instruction rather than performing the index modification as a separate operation.

Transfer and exchange operations often allow register contents to be temporarily saved in another register rather than having to save the contents in memory. Some CPU12 instructions such as MIN and MAX combine the actions of several M 68 HC 11 instructions into a single operation.

## B. 9 Additional Functions

The CPU12 incorporates a number of new instructions that provide added functionality and code efficiency. Among other capabilities, these new instructions allow efficient processing for fuzzy logic applications and support subroutine processing in extended memory beyond the standard 64-Kbyte address map for M68HC12 devices incorporating this feature. Table B-4 is a summary of these new instructions. Subsequent paragraphs discuss significant enhancements.

Table B-4. New M68HC12 Instructions (Sheet 1 of 3)

| Mnemonic | Addressing Modes | Brief Functional Description |
| :---: | :---: | :---: |
| ANDCC | Immediate | AND CCR with mask (replaces CLC, CLI, and CLV) |
| BCLR | Extended | Bit(s) clear (added extended mode) |
| BGND | Inherent | Enter background debug mode, if enabled |
| BRCLR | Extended | Branch if bit(s) clear (added extended mode) |
| BRSET | Extended | Branch if bit(s) set (added extended mode) |
| BSET | Extended | Bit(s) set (added extended mode) |
| CALL | Extended, indexed | Similar to JSR except also stacks PPAGE value; with RTC instruction, allows easy access to >64-Kbyte space |
| CPS | Immediate, direct, extended, and indexed | Compare stack pointer |
| DBNE | Relative | Decrement and branch if equal to zero (looping primitive) |
| DBEQ | Relative | Decrement and branch if not equal to zero (looping primitive) |
| EDIV | Inherent | Extended divide $\mathrm{Y}: \mathrm{D} / \mathrm{X}=\mathrm{Y}(\mathrm{Q})$ and $\mathrm{D}(\mathrm{R})$ (unsigned) |
| EDIVS | Inherent | Extended divide $Y: D / X=Y(Q)$ and $D(R)$ (signed) |
| EMACS | Special | Multiply and accumulate $16 \times 16 \Rightarrow 32$ (signed) |
| EMAXD | Indexed | Maximum of two unsigned 16-bit values |
| EMAXM | Indexed | Maximum of two unsigned 16-bit values |
| EMIND | Indexed | Minimum of two unsigned 16-bit values |
| EMINM | Indexed | Minimum of two unsigned 16-bit values |
| EMUL | Special | Extended multiply $16 \times 16 \Rightarrow 32$; M(idx) $* \mathrm{D} \Rightarrow \mathrm{Y}: \mathrm{D}$ |
| EMULS | Special | Extended multiply $16 \times 16 \Rightarrow 32$ (signed); M(idx) * D $\Rightarrow$ Y:D |
| ETBL | Special | Table lookup and interpolate (16-bit entries) |
| EXG | Inherent | Exchange register contents |
| IBEQ | Relative | Increment and branch if equal to zero (looping primitive) |

Table B-4. New M68HC12 Instructions (Sheet 2 of 3)

| Mnemonic | Addressing Modes | Brief Functional Description |
| :---: | :---: | :---: |
| IBNE | Relative | Increment and branch if not equal to zero (looping primitive) |
| IDIVS | Inherent | Signed integer divide $\mathrm{D} / \mathrm{X} \Rightarrow \mathrm{X}(\mathrm{Q})$ and $\mathrm{D}(\mathrm{R})$ (signed) |
| LBCC | Relative | Long branch if carry clear (same as LBHS) |
| LBCS | Relative | Long branch if carry set (same as LBLO) |
| LBEQ | Relative | Long branch if equal ( $Z=1$ ) |
| LBGE | Relative | Long branch if greater than or equal to zero |
| LBGT | Relative | Long branch if greater than zero |
| LBHI | Relative | Long branch if higher |
| LBHS | Relative | Long branch if higher or same (same as LBCC) |
| LBLE | Relative | Long branch if less than or equal to zero |
| LBLO | Relative | Long branch if lower (same as LBCS) |
| LBLS | Relative | Long branch if lower or same |
| LBLT | Relative | Long branch if less than zero |
| LBMI | Relative | Long branch if minus |
| LBNE | Relative | Long branch if not equal to zero |
| LBPL | Relative | Long branch if plus |
| LBRA | Relative | Long branch always |
| LBRN | Relative | Long branch never |
| LBVC | Relative | Long branch if overflow clear |
| LBVS | Relative | Long branch if overflow set |
| LEAS | Indexed | Load stack pointer with effective address |
| LEAX | Indexed | Load X index register with effective address |
| LEAY | Indexed | Load Y index register with effective address |
| MAXA | Indexed | Maximum of two unsigned 8-bit values |
| MAXM | Indexed | Maximum of two unsigned 8-bit values |
| MEM | Special | Determine grade of fuzzy membership |
| MINA | Indexed | Minimum of two unsigned 8-bit values |
| MINM | Indexed | Minimum of two unsigned 8-bit values |
| MOVB(W) | Combinations of immediate, extended, and indexed | Move data from one memory location to another |
| ORCC | Immediate | OR CCR with mask (replaces SEC, SEI, and SEV) |

CPU12 - Rev. 3.0

Table B-4. New M68HC12 Instructions (Sheet 3 of 3)

| Mnemonic | Addressing Modes | Brief Functional Description |
| :---: | :---: | :--- |
| PSHC | Inherent | Push CCR onto stack |
| PSHD | Inherent | Push double accumulator onto stack |
| PULC | Inherent | Pull CCR contents from stack |
| PULD | Inherent | Pull double accumulator from stack |
| REV | Special | Fuzzy logic rule evaluation |
| REVW | Special | Fuzzy logic rule evaluation with weights |
| RTC | Inherent | Restore program page and return address from stack <br> used with CALL instruction, allows easy access to >64-Kbyte space |
| SEX | Inherent | Sign extend 8-bit register into 16-bit register |
| TBEQ | Relative | Test and branch if equal to zero (looping primitive) |
| TBL | Inherent | Table lookup and interpolate (8-bit entries) |
| TBNE | Relative | Test register and branch if not equal to zero (looping primitive) |
| TFR | Inherent | Transfer register contents to another register |
| WAV | Special | Weighted average (fuzzy logic support) |

## B.9.1 Memory-to-Memory Moves

The CPU12 has both 8- and 16-bit variations of memory-to-memory move instructions. The source address can be specified with immediate, extended, or indexed addressing modes. The destination address can be specified by extended or indexed addressing mode. The indexed addressing mode for move instructions is limited to modes that require no extension bytes ( 9 - and 16 -bit constant offsets are not allowed), and indirect indexing is not allowed for moves. This leaves 5 -bit signed constant offsets, accumulator offsets, and the automatic increment/decrement modes. The following simple loop is a block move routine capable of moving up to 256 words of information from one memory area to another.

```
LOOP MOVW 2,X+ , 2,Y+ ;move a word and update pointers
DBNE B,LOOP ;repeat B times
```

The move immediate to extended is a convenient way to initialize a register without using an accumulator or affecting condition codes.

## M68HC11 to CPU12 Upgrade Path

## B.9.2 Universal Transfer and Exchange

The M68HC11 has only eight transfer instructions and two exchange instructions. The CPU12 has a universal transfer/exchange instruction that can be used to transfer or exchange data between any two CPU registers. The operation is obvious when the two registers are the same size, but some of the other combinations provide very useful results. For example when an 8 -bit register is transferred to a 16 -bit register, a sign-extend operation is performed. Other combinations can be used to perform a zero-extend operation.

These instructions are used often in CPU12 assembly language programs. Transfers can be used to make extra copies of data in another register, and exchanges can be used to temporarily save data during a call to a routine that expects data in a specific register. This is sometimes faster and produces more compact object code than saving data to memory with pushes or stores.

## B.9.3 Loop Construct

The CPU12 instruction set includes a new family of six loop primitive instructions. These instructions decrement, increment, or test a loop count in a CPU register and then branch based on a zero or non-zero test result. The CPU registers that can be used for the loop count are A, $B, D, X, Y$, or SP. The branch range is a 9 -bit signed value ( -512 to +511 ) which gives these instructions twice the range of a short branch instruction.

## B.9.4 Long Branches

All of the branch instructions from the M 68 HC 11 are also available with 16 -bit offsets which allows them to reach any location in the 64-Kbyte address space.

## B.9.5 Minimum and Maximum Instructions

Control programs often need to restrict data values within upper and lower limits. The CPU12 facilitates this function with 8 - and 16 -bit versions of MIN and MAX instructions. Each of these instructions has a version that stores the result in either the accumulator or in memory.

For example, in a fuzzy logic inference program, rule evaluation consists of a series of MIN and MAX operations. The min operation is used to determine the smallest rule input (the running result is held in an accumulator), and the max operation is used to store the largest rule truth value (in an accumulator) or the previous fuzzy output value (in a RAM location) to the fuzzy output in RAM. The following code demonstrates how MIN and MAX instructions can be used to evaluate a rule with four inputs and two outputs.

| LDY | \#OUT1 | ;Point at first output |
| :--- | :--- | :--- |
| LDX | \#IN1 | ;Point at first input value |
| LDAA | \#\$FF | ;start with largest 8-bit number in A |
| MINA | $1, X+$ | ;A=MIN $(A, I N 1)$ |
| MINA | $1, X+$ | $; A=M I N(A, I N 2)$ |
| MINA | $1, X+$ | $; A=M I N(A, I N 3)$ |
| MINA | $1, X+$ | $; A=M I N(A, I N 4)$ so A holds smallest input |
| MAXM | $1, Y+$ | $; O U T 1=M A X(A, O U T 1)$ and A is unchanged |
| MAXM | $1, Y+$ | $; O U T 1=\operatorname{MAX}(A, O U T 2)$ A still has min input |

Before this sequence is executed, the fuzzy outputs must be cleared to zeros (not shown). M68HC11 MIN or MAX operations are performed by executing a compare followed by a conditional branch around a load or store operation.

These instructions can also be used to limit a data value prior to using it as an input to a table lookup or other routine. Suppose a table is valid for input values between $\$ 20$ and $\$ 7 F$. An arbitrary input value can be tested against these limits and be replaced by the largest legal value if it is too big, or the smallest legal value if too small using the following two CPU12 instructions.

```
HILIMIT FCB $7F ;comparison value needs to be in mem
LOWLIMIT FCB $20 ; so it can be referenced via indexed
    MINA HILIMIT,PCR ;A=MIN(A,$7F)
    MAXA LOWLIMIT,PCR ;A=MAX(A,$20)
                                    ;A now within the legal range $20 to $7F
```

The ",PCR" notation is also new for the CPU12. This notation indicates the programmer wants an appropriate offset from the PC reference to the memory location (HILIMIT or LOWLIMIT in this example), and then to assemble this instruction into a PC-relative indexed MIN or MAX instruction.

## B.9.6 Fuzzy Logic Support

The CPU12 includes four instructions (MEM, REV, REVW, and WAV) specifically designed to support fuzzy logic programs. These instructions have a very small impact on the size of the CPU and even less impact on the cost of a complete MCU. At the same time, these instructions dramatically reduce the object code size and execution time for a fuzzy logic inference program. A kernel written for the M 68 HC 11 required about 250 bytes and executed in about 750 milliseconds. The CPU12 kernel uses about 50 bytes and executes in about 16 microseconds (in a $25-\mathrm{MHz} \mathrm{HCS} 12)$.

## B.9.7 Table Lookup and Interpolation

The CPU12 instruction set includes two instructions (TBL and ETBL) for lookup and interpolation of compressed tables. Consecutive table values are assumed to be the x coordinates of the endpoints of a line segment. The TBL instruction uses 8 -bit table entries ( $y$-values) and returns an 8 -bit result. The ETBL instruction uses 16-bit table entries (y-values) and returns a 16-bit result.

An indexed addressing mode is used to identify the effective address of the data point at the beginning of the line segment, and the data value for the end point of the line segment is the next consecutive memory location (byte for TBL and word for ETBL). In both cases, the B accumulator represents the ratio of (the x-distance from the beginning of the line segment to the lookup point) to (the x-distance from the beginning of the line segment to the end of the line segment). $B$ is treated as an 8-bit binary fraction with radix point left of the MSB, so each line segment is effectively divided into 256 pieces. During execution of the TBL or ETBL instruction, the difference between the end point $y$-value and the beginning point $y$-value (a signed byte for TBL or a signed word for ETBL) is multiplied by the $B$ accumulator to get an intermediate delta-y term. The result is the $y$-value of the beginning point, plus this signed intermediate delta-y value.

## B.9.8 Extended Bit Manipulation

The M68HC11 CPU allows only direct or indexed addressing. This typically causes the programmer to dedicate an index register to point at some memory area such as the on-chip registers. The CPU12 allows all bit manipulation instructions to work with direct, extended, or indexed addressing modes.

## B.9.9 Push and Pull D and CCR

The CPU12 includes instructions to push and pull the D accumulator and the CCR. It is interesting to note that the order in which 8 -bit accumulators $A$ and $B$ are stacked for interrupts is the opposite of what would be expected for the upper and lower bytes of the 16 -bit D accumulator. The order used originated in the M6800, an 8-bit microprocessor developed long before anyone thought 16-bit single-chip devices would be made. The interrupt stacking order for accumulators $A$ and $B$ is retained for code compatibility.

## B.9.10 Compare SP

This instruction was added to the CPU12 instruction set to improve orthogonality and high-level language support. One of the most important requirements for C high-level language support is the ability to do arithmetic on the stack pointer for such things as allocating local variable space on the stack. The LEAS $-5, \mathrm{SP}$ instruction is an example of how the compiler could easily allocate five bytes on the stack for local variables. LDX $5, \mathrm{SP}+$ loads X with the value on the bottom of the stack and deallocates five bytes from the stack in a single operation that takes only two bytes of object code.

## B.9.11 Support for Memory Expansion

Bank switching is a common method of expanding memory beyond the 64-Kbyte limit of a CPU with a 64-Kbyte address space, but there are some known difficulties associated with bank switching. One problem is that interrupts cannot take place during the bank switching operation. This increases worst case interrupt latency and requires extra programming space and execution time.

Some HCS12 and M68HC12 variants include a built-in bank switching scheme that eliminates many of the problems associated with external switching logic. The CPU12 includes CALL and return-from-call (RTC) instructions that manage the interface to the bank-switching system. These instructions are analogous to the JSR and RTS instructions, except that the bank page number is saved and restored automatically during execution. Since the page change operation is part of an uninterruptable instruction, many of the difficulties associated with bank switching are eliminated. On HCS12 and M68HC12 derivatives with expanded memory capability, bank numbers are specified by on-chip control registers. Since the addresses of these control registers may not be the same in all derivatives, the CPU12 has a dedicated control line to the on-chip integration module that indicates when a memory-expansion register is being read or written. This allows the CPU to access the PPAGE register without knowing the register address.

The indexed indirect versions of the CALL instruction access the address of the called routine and the destination page value indirectly. For other addressing mode variations of the CALL instruction, the destination page value is provided as immediate data in the instruction object code. CALL and RTC execute correctly in the normal 64-Kbyte address space, thus providing for portable code.

# Appendix C. High-Level Language Support 

## C. 1 Contents

C. 2 Introduction ..... 469
C. 3 Data Types ..... 470
C. 4 Parameters and Variables ..... 470
C.4.1 Register Pushes and Pulls ..... 471
C.4.2 Allocating and Deallocating Stack Space ..... 471
C.4.3 Frame Pointer ..... 472
C. 5 Increment and Decrement Operators ..... 473
C. 6 Higher Math Functions ..... 473
C. 7 Conditional If Constructs. ..... 474
C. 8 Case and Switch Statements ..... 474
C. 9 Pointers ..... 474
C. 10 Function Calls ..... 475
C. 11 Instruction Set Orthogonality ..... 476

## C. 2 Introduction

Many programmers are turning to high-level languages such as $C$ as an alternative to coding in native assembly languages. High-level language (HLL) programming can improve productivity and produce code that is more easily maintained than assembly language programs. The most serious drawback to the use of HLL in MCUs has been the relatively large size of programs written in HLL. Larger program ROM size requirements translate into increased system costs.

Motorola solicited the cooperation of third-party software developers to assure that the CPU12 instruction set would meet the needs of a more efficient generation of compilers. Several features of the CPU12 were specifically designed to improve the efficiency of compiled HLL, and thus minimize cost.

This appendix identifies CPU12 instructions and addressing modes that provide improved support for high-level language. C language examples are provided to demonstrate how these features support efficient HLL structures and concepts. Since the CPU12 instruction set is a superset of the M68HC11 instruction set, some of the discussions use the M68HC11 as a basis for comparison.

## C. 3 Data Types

The CPU12 supports the bit-sized data type with bit manipulation instructions which are available in extended, direct, and indexed variations. The char data type is a simple 8-bit value that is commonly used to specify variables in a small microcontroller system because it requires less memory space than a 16-bit integer (provided the variable has a range small enough to fit into eight bits). The 16-bit CPU12 can easily handle 16-bit integer types and the available set of conditional branches (including long branches) allow branching based on signed or unsigned arithmetic results. Some of the higher math functions allow for division and multiplication involving 32-bit values, although it is somewhat less common to use such long values in a microcontroller system.

The CPU12 has special sign extension instructions to allow easy type-casting from smaller data types to larger ones, such as from char to integer. This sign extension is automatically performed when an 8-bit value is transferred to a 16-bit register.

## C. 4 Parameters and Variables

High-level languages make extensive use of the stack, both to pass variables and for temporary and local storage. It follows that there should be easy ways to push and pull each CPU register, stack pointer based indexing should be allowed, and that direct arithmetic manipulation of the stack pointer value should be allowed. The CPU12 instruction set provided for all of these needs with improved indexed addressing, the addition of an LEAS instruction, and the addition of push and pull instructions for the D accumulator and the CCR.

## C.4.1 Register Pushes and Pulls

The M68HC11 has push and pull instructions for A, B, X, and Y, but requires separate 8 -bit pushes and pulls of accumulators $A$ and $B$ to stack or unstack the 16 -bit D accumulator (the concatenated combination of $\mathrm{A}: \mathrm{B}$ ). The PSHD and PULD instructions allow directly stacking the D accumulator in the expected 16 -bit order.

Adding PSHC and PULC improved orthogonality by completing the set of stacking instructions so that any of the CPU registers can be pushed or pulled. These instructions are also useful for preserving the CCR value during a function call subroutine.

## C.4.2 Allocating and Deallocating Stack Space

The LEAS instruction can be used to allocate or deallocate space on the stack for temporary variables:

```
LEAS -10,S ;Allocate space for 5 16-bit integers
LEAS 10,S ;Deallocate space for 5 16-bit ints
```

The (de)allocation can even be combined with a register push or pull as in this example:

LDX 8,S+ ;Load return value and deallocate
$X$ is loaded with the 16 -bit integer value at the top of the stack, and the stack pointer is adjusted up by eight to deallocate space for eight bytes worth of temporary storage. Post-increment indexed addressing is used in this example, but all four combinations of pre/post increment/decrement are available (offsets from -8 to +8 inclusive, from $\mathrm{X}, \mathrm{Y}$, or SP). This form of indexing can often be used to get an index (or stack pointer) adjustment for free during an indexed operation (the instruction requires no more code space or cycles than a zero-offset indexed instruction).

## C.4.3 Frame Pointer

In the C language, it is common to have a frame pointer in addition to the CPU stack pointer. The frame is an area of memory within the system stack which is used for parameters and local storage of variables used within a function subroutine. The following is a description of how a frame pointer can be set up and used.

First, parameters (typically values in CPU registers) are pushed onto the system stack prior to using a JSR or CALL to get to the function subroutine. At the beginning of the called subroutine, the frame pointer of the calling program is pushed onto the stack. Typically, an index register, such as $X$, is used as the frame pointer, so a PSHX instruction would save the frame pointer from the calling program.

Next, the called subroutine establishes a new frame pointer by executing a TFR $S, X$. Space is allocated for local variables by executing an LEAS $-n, S$, where $n$ is the number of bytes needed for local variables.

Notice that parameters are at positive offsets from the frame pointer while locals are at negative offsets. In the M68HC11, the indexed addressing mode uses only positive offsets, so the frame pointer always points to the lowest address of any parameter or local. After the function subroutine finishes, calculations are required to restore the stack pointer to the mid-frame position between the locals and the parameters before returning to the calling program. The CPU12 only requires execution of TFR X,S to deallocate the local storage and return.

The concept of a frame pointer is supported in the CPU12 through a combination of improved indexed addressing, universal transfer/exchange, and the LEA instruction. These instructions work together to achieve more efficient handling of frame pointers. It is important to consider the complete instruction set as a complex system with subtle interrelationships rather than simply examining individual instructions when trying to improve an instruction set. Adding or removing a single instruction can have unexpected consequences.

## C. 5 Increment and Decrement Operators

In C, the notation ++i or $\mathrm{i}--$ is often used to form loop counters. Within limited constraints, the CPU12 loop primitives can be used to speed up the loop count and branch function.

The CPU12 includes a set of six basic loop control instructions which decrement, increment, or test a loop count register, and then branch if it is either equal to zero or not equal to zero. The loop count register can be A, B, D, X, Y, or SP. A or B could be used if the loop count fits in an 8 -bit char variable; the other choices are all 16-bit registers. The relative offset for the loop branch is a 9-bit signed value, so these instructions can be used with loops as long as 256 bytes.

In some cases, the pre- or post-increment operation can be combined with an indexed instruction to eliminate the cost of the increment operation. This is typically done by post-compile optimization because the indexed instruction that could absorb the increment/decrement operation may not be apparent at compile time.

## C. 6 Higher Math Functions

In the CPU12, subtle characteristics of higher math operations such as IDIVS and EMUL are arranged so a compiler can handle inputs and outputs more efficiently.

The most apparent case is the IDIVS instruction, which divides two 16 -bit signed numbers to produce a 16-bit result. While the same function can be accomplished with the EDIVS instruction (a 32 by 16 divide), doing so is much less efficient because extra steps are required to prepare inputs to the EDIVS, and because EDIVS uses the $Y$ index register. EDIVS uses a 32-bit signed numerator and the C compiler would typically want to use a 16-bit value (the size of an integer data type). The 16 -bit $C$ value would need to be sign-extended into the upper 16 bits of the 32-bit EDIVS numerator before the divide operation.

Operand size is also a potential problem in the extended multiply operations but the difficulty can be minimized by putting the results in CPU registers. Having higher precision math instructions is not necessarily a requirement for supporting high-level language because these functions can be performed as library functions. However, if an
application requires these functions, the code is much more efficient if the MCU can use native instructions instead of relatively large, slow routines.

## C. 7 Conditional If Constructs

In the CPU12 instruction set, most arithmetic and data manipulation instructions automatically update the condition code register, unlike other architectures that only change condition codes during a few specific compare instructions. The CPU12 includes branch instructions that perform conditional branching based on the state of the indicators in the condition codes register. Short branches use a single byte relative offset that allows branching to a destination within about $\pm 128$ locations from the branch. Long branches use a 16-bit relative offset that allows conditional branching to any location in the 64-Kbyte map.

## C. 8 Case and Switch Statements

Case and switch statements (and computed GOTOs) can use PC-relative indirect addressing to determine which path to take. Depending upon the situation, cases can use either the constant offset variation or the accumulator D offset variation of indirect indexed addressing.

## C. 9 Pointers

The CPU12 supports pointers by allowing direct arithmetic operations on the 16-bit index registers (LEAS, LEAX, and LEAY instructions) and by allowing indexed indirect addressing modes.

## C. 10 Function Calls

Bank switching is a fairly common way of adapting a CPU with a 16-bit address bus to accommodate more than 64 Kbytes of program memory space. One of the most significant drawbacks of this technique has been the requirement to mask (disable) interrupts while the bank page value was being changed. Another problem is that the physical location of the bank page register can change from one MCU derivative to another (or even due to a change to mapping controls by a user program). In these situations, an operating system program has to keep track of the physical location of the page register. The CPU12 addresses both of these problems with the uninterruptible CALL and return-from-call (RTC) instructions.

The CALL instruction is similar to a JSR instruction, except that the programmer supplies a destination page value as part of the instruction. When CALL executes, the old page value is saved on the stack and the new page value is written to the bank page register. Since the CALL instruction is uninterruptible, this eliminates the need to separately mask off interrupts during the context switch.

The CPU12 has dedicated signal lines that allow the CPU to access the bank page register without having to use an address in the normal 64-Kbyte address space. This eliminates the need for the program to know where the page register is physically located.

The RTC instruction is similar to the RTS instruction, except that RTC uses the byte of information that was saved on the stack by the corresponding CALL instruction to restore the bank page register to its old value. Although a CALL/RTC pair can be used to access any function subroutine regardless of the location of the called routine (on the current bank page or a different page), it is most efficient to access some subroutines with JSR/RTS instructions when the called subroutine is on the current page or in an area of memory that is always visible in the 64-Kbyte map regardless of the bank page selection.

Push and pull instructions can be used to stack some or all the CPU registers during a function call. The CPU12 can push and pull any of the CPU registers A, B, CCR, D, X, Y, or SP.

## High-Level Language Support

## C. 11 Instruction Set Orthogonality

One helpful aspect of the CPU12 instruction set, orthogonality, is difficult to quantify in terms of direct benefit to an HLL compiler. Orthogonality refers to the regularity of the instruction set. A completely orthogonal instruction set would allow any instruction to operate in any addressing mode, would have identical code sizes and execution times for similar operations on different registers, and would include both signed and unsigned versions of all mathematical instructions. Greater regularity of the instruction set makes it possible to implement compilers more efficiently, because operation is more consistent, and fewer special cases must be handled.

## Index

## A

ABA instruction ..... 110
Abbreviations for system resources ..... 22
ABX instruction ..... 111
ABY instruction ..... 112
Access details ..... 104-109, 416
Accumulator offset indexed addressing mode ..... 49
Accumulator offset indexed indirect addressing mode ..... 49
Accumulators ..... 29
A ..... 28, 43
B ..... 28, 43
D. ..... 28, 43
ADCA instruction ..... 113
ADCB instruction ..... 114
ADDA instruction ..... 115
ADDB instruction ..... 116
ADDD instruction ..... 117
Addition instructions ..... 69
ADDR mnemonic ..... 25
Addressing modes ..... 38
Direct ..... 40
Extended ..... 41
Immediate ..... 39
Indexed ..... 29, 43
Inherent ..... 39
Relative ..... 41
ANDA instruction ..... 118
ANDB instruction ..... 119
ANDCC instruction ..... 120
Arithmetic shift ..... 125
ASL instruction ..... 121
ASLA instruction ..... 122
ASLB instruction ..... 123
ASLD instruction ..... 124
ASR instruction ..... 125
ASRA instruction ..... 126
ASRB instruction ..... 127
Asserted ..... 25
Auto increment ..... 47
B
Background debug mode ..... 96, 334
BKGD pin ..... 336-338
Commands ..... 338
Enabling and disabling ..... 335
Firmware commands ..... 340
Hardware commands ..... 339
Instruction ..... 96, 133, 335
Registers ..... 341
ROM. ..... 334
Serial interface ..... 336-338
Base index register ..... 45-50
BCC instruction ..... 128
BCD instructions ..... 70, 171
BCLR instruction ..... 129
BCS instruction ..... 130
BEQ instruction ..... 131
BGE instruction ..... 132
BGND instruction ..... 96, 133, 335
BGT instruction ..... 134
BHI instruction ..... 135
BHS instruction ..... 136
Binary-coded decimal instructions ..... 70, 171
Bit manipulation instructions ..... 76, 129, 150, 467, 470
Mask operand ..... 52, 129, 147, 149, 150
Multiple addressing modes ..... 52
Bit test instructions ..... $76,86,137,138,147,149$
BITA instruction ..... 137
BITB instruction ..... 138
Bit-condition branches ..... 149
BKGD pin. ..... 336-338
BLE instruction ..... 139
BLO instruction ..... 140
BLS instruction ..... 141
BLT instruction ..... 142
BMI instruction ..... 143
BNE instruction ..... 144
Boolean logic instructions ..... 73
AND ..... 118, 119, 120
Complement ..... 164, 165, 166
Exclusive OR ..... 189, 190
Inclusive OR ..... 253, 254, 255
Negate ..... 249, 250, 251
BPL instruction ..... 145
BRA instruction ..... 146
Branch instructions ..... 41, 60-62, 83, 474
Bit-condition ..... 62, 86, 147, 149
Long ..... 61, 62, 85, 464
Loop primitive ..... 62, 87, 437
Offset values ..... 84, 85, 86, 87
Offsets ..... 42
Short. ..... 61, 62, 84
Signed ..... 83-85
Simple ..... 83-85
Subroutine ..... 88, 151
Summary of complementary branches ..... 128, 206
Taken/not-taken cases ..... 61, 109
Unary ..... 83-85
Unsigned ..... 83-85
Branch offset ..... 41-42
BRCLR instruction ..... 147
Breakpoint ..... 342-344
BRN instruction ..... 148
BRSET instruction ..... 149
BSET instruction ..... 150
BSR instruction ..... 59, 151
Bus cycles ..... 104
Bus structure ..... 450
BVC instruction ..... 152
BVS instruction ..... 153
Byte moves ..... 68, 246
Byte order in memory ..... 35
Byte-sized instructions ..... 61
C
C ..... 121
C status bit. ..... 34, 77, 128, 130
CALL instruction $.52-53,59,88,154,401,402-404,468,475$
Case statements ..... 474
CBA instruction ..... 155
CCR (see Condition codes register)
Changes in execution flow. ..... 58-62
CLC instruction ..... 156
Clear instructions ..... 74
Clear memory ..... 158
Cleared ..... 25
CLI instruction ..... 157
Clock monitor reset ..... 325
CLR instruction ..... 158
CLRA instruction ..... 159
CLRB instruction ..... 160
CLV instruction ..... 161
CMPA instruction ..... 162
CMPB instruction ..... 163
Code size. ..... 459
COM instruction ..... 164
COMA instruction ..... 165
COMB instruction ..... 166
Compare instructions ..... 72
Complement instructions ..... 74
Computer operating properly (COP) watchdog ..... 325
Condition codes instructions 94, 120, 255, 258, 264, 301, 307, 447, ..... 467
Condition codes register ..... 28, 30-34
C status bit ..... 34, 77, 128, 130
H status bit ..... 32, 171
I mask bit ..... $33,120,157,286,316,324,327$
Manipulation ..... 94, 120, 255, 286
N status bit ..... 33
S control bit ..... 31, 292
V status bit ..... 34
$X$ mask bitZ status bit33, 131, 144
Conditional 16-bit read cycle ..... 108, 416
Conditional 8-bit read cycle ..... 108, 416
Conditional 8-bit write cycle ..... 108, 416
Conserving power ..... 95, 292, 316
Constant indirect indexed addressing mode ..... 47
Constant offset indexed addressing mode ..... 45, 46
COP reset ..... 325
CPD instruction ..... 167
CPS instruction ..... 168
CPX instruction ..... 169
CPY instruction ..... 170
Cycle code letters ..... 104, 416
Cycle counts ..... 458
Cycle-by-cycle operation ..... 104, 416
D
DAA instruction ..... 171
DATA mnemonic ..... 25
Data types ..... 34, 470
DBEQ instruction ..... 172, 437
DBNE instruction ..... 173, 437
DEC instruction ..... 174
DECA instruction ..... 175
DECB instruction ..... 176
Decrement instructions ..... 71
Defuzzification ..... 367, 387-390
DES instruction ..... 177
DEX instruction ..... 178
DEY instruction ..... 179
Direct addressing mode. ..... 40
Division instructions ..... 75, 473
16-bit fractional. ..... 193
16-bit integer ..... 196, 197
32-bit extended ..... 180, 181
Double accumulator ..... 28, 29
E
EDIV instruction. ..... 180
EDIVS instruction ..... 181
Effective address ..... 39, 45, 93, 230, 231, 232, 460, 470-472
EMACS instruction ..... 82, 182
EMAXD instruction ..... 183
EMAXM instruction ..... 184, 360
EMIND instruction ..... 185, 360
EMINM instruction ..... 186
EMUL instruction ..... 187
EMULS instruction ..... 188
Enabling maskable interrupts ..... 33, 157
EORA instruction ..... 189
EORB instruction ..... 190
ETBL instruction ..... 82, 191, 360
Even bytes. ..... 35
Exceptions ..... 59, 322
Interrupts ..... 326
Maskable interrupts ..... 327, 328
Non-maskable interrupts ..... 326
Priority ..... 323
Processing flow ..... 329
Resets ..... 322, 324-325
Software interrupts ..... 89, 299, 329
Unimplemented opcode trap ..... 322, 324, 329
Vectors ..... 322, 331
Exchange instructions ..... 67, 192, 460, 464
Postbyte encoding ..... 436
Execution cycles ..... 104
Execution time ..... 104
EXG instruction ..... 192
Expanded memory 52, 59, 400, 467, ..... 475
Bank switching ..... 52, 400-408
Instructions ..... 53, 88, 154, 279, 401-404
Overlay windows ..... 401, 403, 405, 407-408
Page registers ..... 53, 400-408
Registers ..... 407-408
Subroutines ..... 88, 401, 475
Extended addressing mode ..... 41
Extended division ..... 75
Extension byte ..... 43
External interrupts ..... 328
External queue reconstruction. ..... 344
HCS12 queue reconstruction ..... 349
HCS12 reconstruction algorithm ..... 350
HCS12 timing detail ..... 345
M68HC12 queue reconstruction ..... 352
M68HC12 reconstruction algorithm ..... 353
M68HC12 timing detail. ..... 346
External reset ..... 325
F
Fast math. ..... 458
f-cycle (free cycle) ..... 104, 416
FDIV instruction ..... 75, 193
Fractional division ..... 75, 193
Frame pointer ..... 472
Free cycle ..... 104, 416
Fuzzy logic. ..... 360-398
Antecedents ..... 365, 396
Consequents ..... 366, 396
Custom programming. ..... 393
Defuzzification ..... 79, 367, 387-392
Fuzzification ..... 78, 363, 393
Inference kernel ..... 362, 368
Inputs ..... 396
Instructions $78,79,243,268-272,317,360,370-392,466$
Interrupts ..... 384, 388-390
Knowledge base. ..... 362, 366, 396
Membership functions . .78, 243, 361, 362, 363, 370-375, 393-395
Outputs. ..... 79, 396
Rule evaluation ..... 78, 268-272, 365, 376-387, 396
Rules .....  362, 365, 396
Sets ..... 361
Tabular membership functions ..... 82, 393
Weighted average ..... $79,317,360,367,387-392$
G
g-cycle (read PPAGE) ..... 105, 416
General purpose accumulators ..... 28
Global interrupt mask ..... 33, 324
H
H status bit. ..... 32, 171
Highest priority interrupt ..... 324
High-level language ..... 469-476
Addressing modes ..... 470, 472, 474
Condition codes register ..... 474
Expanded memory ..... 475
Instructions ..... 469
Loop primitives ..... 473
Stack ..... 470, 471
I mask bit ..... 33, 120, 157, 286, 324
IBEQ instruction ..... 194, 437
IBNE instruction ..... 195, 437
I-cycle (16-bit read indirect) ..... 105, 416
i-cycle (8-bit read indirect) ..... 105, 416
IDIV instruction ..... 196
IDIVS instruction ..... 197, 473
Immediate addressing mode ..... 39
INC instruction ..... 198
INCA instruction. ..... 199
INCB instruction ..... 200
Increment instructions ..... 71
Index calculation instructions. ..... 93, 460
Index manipulation instructions ..... 91
Index registers ..... 28, 91, 93, 472
PC (as an index register) ..... 30, 44, 45, 104
SP (as an index register) ..... 29, 44, 45, 104
X. ..... 29, 44, 45, 104
Y. ..... 29, 44, 45, 104
Indexed addressing modes ..... 29, 43-52, 434, 453-457
16-bit constant indirect ..... 47
16-bit constant offset ..... 46
5-bit constant offset ..... 45
9-bit constant offset ..... 46
Accumulator direct ..... 49
Accumulator offset ..... 49
Auto increment/decrement indexing ..... 47
Base index register ..... 45-50
Extension byte ..... 43
Limitations for BIT and MOV instructions. . 129, 147, 149, 150, 246, 247
Postbyte ..... 45
Postbyte encoding ..... 43, 434
Inference kernel, fuzzy logic ..... 368
Inherent addressing mode ..... 39
INS instruction ..... 201
Instruction pipe, see Instruction queue Instruction queue ..... 35, 56, 344, 450
Buffer ..... 57
Data movement ..... 57
Debugging ..... 344
Reconstruction ..... 344-355
Stages ..... 57, 344
Status registers ..... 350, 353
Status signals ..... 56, 345-355
Instruction set ..... 65, 97, 418
Integer division ..... 75, 196-197
Interrupt instructions ..... 89
Interrupts ..... 326-330
Enabling and disabling ..... 32, 33, 157, 286, 327
External ..... 328
I mask bit ..... 33, 157, 286, 328
Instructions 89, 90, 157, 280, 286, 299, 308
Low-power stop ..... 95, 292
Maskable ..... 33, 327
Non-maskable ..... 32, 322-324, 326
Recognition ..... 327
Return ..... 32, 33, 90, 280, 328
Service routines ..... 328
Software ..... 89, 299, 329
Stacking order ..... 327, 413
Vectors ..... 322, 328, 331
Wait instruction. ..... 95, 316
X mask bit ..... 32, 292, 316, 328
INX instruction ..... 202
INY instruction ..... 203
J
JMP instruction ..... 62, 204
JSR instruction ..... 59, 205
Jump instructions ..... 62, 88
K
Knowledge base ..... 362
Label ..... 101
LBCC instruction ..... 206
LBCS instruction ..... 207
LBEQ instruction ..... 208
LBGE instruction ..... 209
LBGT instruction ..... 210
LBHI instruction ..... 211
LBHS instruction ..... 212
LBLE instruction ..... 213
LBLO instruction ..... 214
LBLS instruction ..... 215
LBLT instruction ..... 216
LBMI instruction ..... 217
LBNE instruction ..... 218
LBPL instruction ..... 219
LBRA instruction ..... 220
LBRN instruction ..... 221
LBVC instruction ..... 222
LBVS instruction ..... 223
LDAA instruction ..... 224
LDAB instruction ..... 225
LDD instruction ..... 226
LDS instruction ..... 227
LDX instruction ..... 228
LDY instruction ..... 229
LEAS instruction ..... 230, 471, 474
Least significant byte ..... 25
Least significant word ..... 25
LEAX instruction ..... 231, 474
LEAY instruction ..... 232, 474
Legal label ..... 101
Literal expression ..... 101
Load instructions ..... 66
Logic level one. ..... 25
Logic level zero ..... 25
Loop primitive instructions ..... 62, 87, 437, 464, 473
Offset values ..... 87
Postbyte encoding ..... 437
Low-power stop ..... 95, 292
LSL instruction ..... 77, 233
LSLA instruction ..... 234
LSLB instruction ..... 235
LSLD instruction ..... 236
LSR instruction ..... 237
LSRA instruction ..... 238
LSRB instruction ..... 239
LSRD instruction ..... 240
M
M68HC11 compatibility ..... 39, 446-468
M68HC11 instruction mnemonics ..... 447
Maskable interrupts ..... 33, 327
MAXA instruction ..... 241
Maximum instructions ..... 81, 465
16-bit ..... 183, 184
8-bit ..... 241, 242
MAXM instruction ..... 242, 360
MEM instruction ..... 78, 243, 360, 370-375
Membership functions ..... 362, 370-375
Memory and addressing symbols ..... 23
Memory expansion ..... 400-410
Addressing ..... 400
Bank switching ..... 400
Overlay windows ..... 401
Page registers ..... 401, 405
MINA instruction ..... 244, 360
Minimum instructions ..... 81, 465
16-bit ..... 185, 186
8-bit ..... 244, 245
MINM instruction ..... 245
Misaligned instructions ..... 61
Mnemonic ..... 98
Most significant byte ..... 25
Most significant word ..... 25
MOVB instruction ..... 246
Move instructions ..... 68, 246, 247, 460, 463
Destination ..... 50
Multiple addressing modes ..... 50
PC relative addressing ..... 50
Reference index register ..... 50
Source ..... 50
MOVW instruction ..... 247
MUL instruction ..... 248
Multiple addressing modes
Bit manipulation instructions ..... 52
Move instructions ..... 50
Multiplication instructions ..... 75
16-bit ..... 187, 188
8-bit ..... 248
Multiply and accumulate instructions ..... 82, 182, 317, 397
N
N status bit. ..... 33
n-cycle (write PPAGE) ..... 105, 416
NEG instruction ..... 249
NEGA instruction ..... 250
Negate instructions ..... 74
Negated ..... 25
Negative integers ..... 34
NEGB instruction ..... 251
Non-maskable interrupts ..... 32, 323, 326
NOP instruction ..... 96, 252
Notation
Branch taken/not taken ..... 109, 416
Changes in CCR bits ..... 99
Cycle-by-cycle operation ..... 104
Memory and addressing. ..... 23
Object code ..... 100
Operators ..... 24, 414
Source forms ..... 101
System resources .....  22
Null operation instruction ..... 96, 252
Numeric range of branch offsets ..... 42, 84-87
Object code notation ..... 100
O-cycle (optional program word fetch) ..... 61, 106, 416
Odd bytes ..... 35
Offset
Branch ..... 41-42
Index ..... 43-47
Opcode map ..... 432-433
Operators. ..... 24, 414
Optional cycles ..... 61, 106, 416
ORAA instruction ..... 253
ORAB instruction ..... 254
ORCC instruction ..... 255
Orthogonality ..... 476
P
Page 2 prebyte ..... 61, 106, 433
P-cycle (program word fetch) ..... 106, 416
Pipeline ..... 35
Pointer calculation instructions ..... 93, 230, 231, 232
Pointers ..... 474
Postbyte encoding
Exchange instructions ..... 192, 436
Indexed addressing instructions ..... 44
Indexed addressing modes ..... 45, 434
Loop primitive instructions ..... 437
Transfer instructions. ..... 288, 306, 436
Post-decrement indexed addressing mode ..... 47
Post-increment indexed addressing mode ..... 47
Power conservation ..... 95, 292, 316
Power-on reset ..... 325
Prebyte ..... 61, 106, 433
Pre-decrement indexed addressing mode. ..... 47
Pre-increment indexed addressing mode ..... 47
Priority, exception ..... 323
Program counter ..... 28, 30, 43, 133
Program word access cycle. ..... 106, 416
Programming model ..... 21, 28, 449
Pseudo-non-maskable interrupt ..... 323
PSHA instruction ..... 256
PSHB instruction ..... 257
PSHC instruction ..... 258
PSHD instruction ..... 259, 471
PSHX instruction ..... 260
PSHY instruction ..... 261
PULA instruction ..... 262
PULB instruction ..... 263
PULC instruction ..... 264, 471
PULD instruction ..... 265, 471
Pull instructions ..... 475
PULX instruction ..... 266
PULY instruction ..... 267
Push instructions ..... 475
Q
Queue reconstruction ..... 344
HCS12 queue reconstruction ..... 349
HCS12 reconstruction algorithm ..... 350
HCS12 timing detail ..... 345
M68HC12 queue reconstruction ..... 352
M68HC12 reconstruction algorithm ..... 353
M68HC12 timing detail ..... 346

## R

R-cycle (16-bit data read) ..... 107, 416
r-cycle (8-bit data read) ..... 106, 416
Read 16-bit data cycle ..... 107, 416
Read 8-bit data cycle. ..... 106, 416
Read indirect pointer cycle ..... 105, 416
Read indirect PPAGE value cycle ..... 105, 416
Read PPAGE cycle ..... 105, 416
Register designators ..... 101
Relative addressing mode ..... 41
Relative offset ..... 41
Resets ..... 322, 324
Clock monitor ..... 325
COP ..... 325
External ..... 325
Power-on ..... 325
Return from call ..... 279
Return from interrupt ..... 280
Return from subroutine ..... 281
REV instruction ..... 396
REVW instruction ..... 78, 270-272, 360, 365, 382-387, 396
ROL instruction ..... 273
ROLA instruction ..... 274
ROLB instruction ..... 275
ROM, BDM ..... 334
ROR instruction ..... 276
RORA instruction ..... 277
RORB instruction ..... 278
Rotate instructions ..... 77
RTC instruction ..... $.52,59,88,279,401-404,467,475$
RTI instruction ..... 33, 90, 280, 328
RTS instruction ..... 59, 281
S
S control bit ..... 31, 292
SBA instruction ..... 282
SBCA instruction ..... 283
SBCB instruction ..... 284
S-cycle (16-bit stack write) ..... 107, 416
s-cycle (8-bit stack write) ..... 107, 416
SEC instruction ..... 285
SEl instruction ..... 286
Service routine ..... 322
Set ..... 25
Setting memory bits ..... 150
SEV instruction ..... 287
SEX instruction ..... 67, 288
Shift instructions ..... 77
Arithmetic ..... 125
Sign extension instruction ..... 67, 288, 470
Signed branches ..... 83-85
Signed integers ..... 34
Signed multiplication ..... 75
Simple branches ..... 83-85
Software interrupts ..... 299
Source code compatibility ..... 21, 446
Source form notation ..... 101
STAA instruction ..... 289
STAB instruction ..... 290
Stack ..... 29, 452
Stack 16-bit data cycle ..... 107, 416
Stack 8-bit data cycle ..... 107, 416
Stack operation instructions ..... 92
Stack pointer ..... 28, 29, 43, 470
Compatibility with HC11 ..... 452-453
Initialization ..... 29, 453
Manipulation ..... 92
Stacking order ..... 327, 413
Stack pointer instructions ..... 92, 467, 470
Standard CPU12 address space ..... 35
STD instruction ..... 291
STOP continue ..... 292
STOP disable ..... 31, 292
STOP instruction ..... 31, 95, 292
Store instructions ..... 66
STS instruction ..... 293
STX instruction ..... 294
STY instruction ..... 295
SUBA instruction ..... 296
SUBB instruction ..... 297
SUBD instruction ..... 298
Subroutine instructions ..... 88
Subroutines ..... 59, 475
Expanded memory ..... $59,88,154,279,475$
Instructions ..... 88, 151, 154, 205, 475
Return ..... 279, 281
Subtraction instructions ..... 69
SWI instruction ..... 89, 299, 329
Switch statements ..... 474
Symbols and notation ..... 22, 414
T
TAB instruction ..... 300
Table interpolation instructions ..... 82, 191, 304, 466
Tabular membership functions ..... 393-395
TAP instruction ..... 301
TBA instruction ..... 302
TBEQ instruction ..... 303, 437
TBL instruction ..... 82, 304, 360, 393-394
TBNE instruction ..... 305, 437
T-cycle (16-bit conditional read) ..... 108, 416
t-cycle (8-bit conditional read) ..... 108, 416
Termination of interrupt service routines ..... 90, 280, 328
Termination of subroutines ..... 279, 281
Test instructions ..... 72
TFR instruction ..... 306
TPA instruction ..... 307
Transfer instructions ..... 67, 460, 464
Postbyte encoding ..... 436
TRAP instruction ..... 90, 308, 329, 433
TST instruction ..... 309
TSTA instruction ..... 310
TSTB instruction ..... 311
TSX instruction ..... 312
TSY instruction ..... 313
Twos-complement form ..... 34
TXS instruction ..... 314
Types of instructions
Addition and Subtraction ..... 69
Background and null ..... 96
Binary-coded decimal. ..... 70
Bit test and manipulation ..... 76
Boolean logic ..... 73
Branch ..... 83
Clear, complement, and negate ..... 74
Compare and test. ..... 72
Condition code ..... 94
Decrement and increment ..... 71
Fuzzy logic ..... 78
Index manipulation ..... 91
Interrupt ..... 89-90
Jump and subroutine ..... 88
Load and store ..... 66
Loop primitives ..... 87
Maximum and minimum ..... 81
Move ..... 68
Multiplication and division ..... 75
Multiply and accumulate. ..... 82
Pointer and index calculation ..... 93
Shift and rotate ..... 77
Sign extension ..... 67
Stacking ..... 92
Stop and wait ..... 95
Table interpolation ..... 82
Transfer and exchange ..... 67
TYS instruction ..... 315
U
U-cycle (16-bit stack read). ..... 108, 416
u-cycle (8-bit stack read) ..... 107, 416
Unary branches ..... 83-85
Unimplemented opcode trap ..... 90, 308, 322, 324, 433
Unsigned branches ..... 83-85
Unsigned multiplication ..... 75
Unstack 16-bit data cycle ..... 108, 416
Unstack 8-bit data cycle ..... 107, 416
Unweighted rule evaluation ..... 268-269, 365, 376-381, 396
V
V status bit. ..... 34, 94
V-cycle (vector fetch) ..... 108, 416
Vector fetch cycle ..... 108, 416
Vectors, exception ..... 322, 331
W
WAI instruction ..... 95, 316
Wait instruction ..... 95, 316
Watchdog ..... 325
WAV instruction ..... 79, 317, 360, 367, 387-390
HCS12 ..... 391
M68HC12 ..... 392
wavr pseudo-instruction. ..... 388-390
HCS12 ..... 391
M68HC12 ..... 392
W-cycle (16-bit data write) ..... 107, 416
w-cycle (8-bit data write) ..... 107, 416
Weighted average ..... 317
Weighted rule evaluation 270-272, 365, 376-378, 382-387, 396
Word moves ..... 68, 247
Write 16 -bit data cycle ..... 107, 416
Write 8-bit data cycle ..... 107, 416
Write PPAGE cycle ..... 105, 416
X
X mask bit 32, 192, 264, 280, 292, 301, 306, 316
$x$-cycle (8-bit conditional write) ..... 108, 416
XGDX instruction ..... 318
XGDY instruction ..... 319
Z
Z status bit ..... 33, 131, 144
Zero-page addressing ..... 40

## HOW TO REACH US:

## USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217

1-303-675-2140 or 1-800-441-2447
JAPAN:
Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu Minato-ku, Tokyo 106-8573 Japan 81-3-3440-3569

## ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

## TECHNICAL INFORMATION CENTER:

1-800-521-6274
HOME PAGE:
http://www.motorola.com/semiconductors

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

## M MOTOROLA

[^3]© Motorola, Inc. 2002


[^0]:    1. In the original M 68 HC 12 , the implementation of these two cycles are both program word fetches.
[^1]:    Note 1. PPP/P indicates this instruction takes three cycles to refill the instruction queue if the branch is taken and one program fetch cycle if the branch is not taken.

[^2]:    

[^3]:    Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

